# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # R8C/28 Group, R8C/29 Group SINGLE-CHIP 16-BIT CMOS MCU REJ03B0169-0210 Rev.2.10 Sep 26, 2008 # 1. Overview These MCUs are fabricated using a high-performance silicon gate CMOS process, embedding the R8C CPU core, and are packaged in a 20-pin molded-plastic LSSOP. It implements sophisticated instructions for a high level of instruction efficiency. With 1 Mbyte of address space, they are capable of executing instructions at high speed. Furthermore, the R8C/29 Group has on-chip data flash (1 KB $\times$ 2 blocks). The difference between the R8C/28 Group and R8C/29 Group is only the presence or absence of data flash. Their peripheral functions are the same. # 1.1 Applications Electronic household appliances, office equipment, audio equipment, consumer products, automotive, etc. # 1.2 Performance Overview Table 1.1 outlines the Functions and Specifications for R8C/28 Group and Table 1.2 outlines the Functions and Specifications for R8C/29 Group. Table 1.1 Functions and Specifications for R8C/28 Group | | Item | Specification | |-----------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------| | CPU | Number of fundamental | 89 instructions | | | instructions | | | | Minimum instruction | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V) (other than K version) | | | execution time | 62.5 ns (f(XIN) = 16 MHz, VCC = 3.0 to 5.5 V) (K version) | | | | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V) | | | | 200 ns (f(XIN) = 5 MHz, VCC = 2.2 to 5.5 V) (N, D version) | | | Operating mode | Single-chip | | | Address space | 1 Mbyte | | | Memory capacity | Refer to Table 1.3 Product Information for R8C/28 Group | | Peripheral | Ports | I/O ports: 13 pins, Input port: 3 pins | | Functions | LED drive ports | I/O ports: 8 pins (N, D version) | | | Timers | Timer RA: 8 bits x 1 channel | | | | Timer RB: 8 bits × 1 channel | | | | (Each timer equipped with 8-bit prescaler) | | | | Timer RC: 16 bits × 1 channel | | | | (Input capture and output compare circuits) | | | | Timer RE: With real-time clock and compare match function (For J, K version, compare match function only.) | | | Serial interfaces | 1 channel (UARTO): Clock synchronous serial I/O, UART | | | Senai interfaces | 1 channel (UART1): UART | | | Clock synchronous serial | 1 channel | | | interface | I <sup>2</sup> C bus Interface <sup>(1)</sup> | | | Interface | Clock synchronous serial I/O with chip select | | | LIN module | Hardware LIN: 1 channel (timer RA, UART0) | | | A/D converter | 10-bit A/D converter: 1 circuit, 4 channels | | | Watchdog timer | 15 bits × 1 channel (with prescaler) | | | Wateridog timer | Reset start selectable | | | Interrupts | Internal: 15 sources (N, D version), Internal: 14 sources (J, K version) | | | menupis | External: 4 sources, Software: 4 sources, Priority levels: 7 levels | | | Clock generation circuits | 3 circuits | | | Crock gonoralion en calle | XIN clock generation circuit (with on-chip feedback resistor) | | | | On-chip oscillator (high speed, low speed) | | | | High-speed on-chip oscillator has a frequency adjustment function | | | | XCIN clock generation circuit (32 kHz) (N, D version) | | | | Real-time clock (timer RE) (N, D version) | | | Oscillation stop detection | XIN clock oscillation stop detection function | | | function | | | | Voltage detection circuit | On-chip On-chip | | | Power-on reset circuit | On-chip On-chip | | Electrical | Supply voltage | VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz) (other than K version) | | Characteristics | | VCC = 3.0 to 5.5 V (f(XIN) = 16 MHz) (K version) | | | | VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz) | | | _ | VCC = 2.2 to 5.5 V (f(XIN) = 5 MHz) (N, D version) | | | Current consumption | Typ. 10 mA (VCC = 5.0 V, f(XIN) = 20 MHz) | | | (N, D version) | Typ. 6 mA (VCC = 3.0 V, $f(XIN) = 10 \text{ MHz}$ ) | | | | Typ. 2.0 $\mu$ A (VCC = 3.0 V, wait mode (f(XCIN) = 32 kHz) | | Eloob Morrami | Drogramming and areas | Typ. 0.7 $\mu$ A (VCC = 3.0 V, stop mode) | | Flash Memory | Programming and erasure voltage | VCC = 2.7 to 5.5 V | | | Programming and erasure endurance | 100 times | | Operating Ambie | | -20 to 85°C (N version) | | Operating Amble | in remperature | · | | Dackage | | -40 to 85°C (D, J version) <sup>(2)</sup> , -40 to 125°C (K version) <sup>(2)</sup> 20-pin molded-plastic LSSOP | | Package | | Zu-piii moided-piastic LSSOF | - 1. I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V. - 2. Specify the D, K version if D, K version functions are to be used. Table 1.2 Functions and Specifications for R8C/29 Group | ODLI | Item | Specification Specification | |-----------------|---------------------------------|-------------------------------------------------------------------------------------| | CPU | Number of fundamental | 89 instructions | | | instructions | 50 ((0(h)) co hill 1/00 co c 5 5 10 ( d) di | | | Minimum instruction | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V) (other than K version) | | | execution time | 62.5 ns (f(XIN) = 16 MHz, VCC = 3.0 to 5.5 V) (K version) | | | | 100 ns ( $f(XIN)$ ) = 10 MHz, VCC = 2.7 to 5.5 V) | | | | 200 ns (f(XIN) = 5 MHz, VCC = 2.2 to 5.5 V) (N, D version) | | | Operating mode | Single-chip | | | Address space | 1 Mbyte | | D : 1 | Memory capacity | Refer to Table 1.4 Product Information for R8C/29 Group | | Peripheral | Ports | I/O ports: 13 pins, Input port: 3 pins | | Functions | LED drive ports | I/O ports: 8 pins (N, D version) | | | Timers | Timer RA: 8 bits x 1 channel | | | | Timer RB: 8 bits × 1 channel | | | | (Each timer equipped with 8-bit prescaler) | | | | Timer RC: 16 bits x 1 channel | | | | (Input capture and output compare circuits) | | | | Timer RE: With real-time clock and compare match function | | | Opriol intentant | (For J, K version, compare match function only.) | | | Serial interfaces | 1 channel (UART0): Clock synchronous serial I/O, UART | | | Ola ali averali na nava a seial | 1 channel (UART1): UART | | | Clock synchronous serial | 1 - 0.101.11101 | | | interface | I <sup>2</sup> C bus Interface <sup>(1)</sup> | | | | Clock synchronous serial I/O with chip select | | | LIN module | Hardware LIN: 1 channel (timer RA, UART0) | | | A/D converter | 10-bit A/D converter: 1 circuit, 4 channels | | | Watchdog timer | 15 bits x 1 channel (with prescaler) | | | | Reset start selectable | | | Interrupts | Internal: 15 sources (N, D version), Internal: 14 sources (J, K version) | | | | External: 4 sources, Software: 4 sources, Priority levels: 7 levels | | | Clock generation circuits | 3 circuits | | | | XIN clock generation circuit (with on-chip feedback resistor) | | | | On-chip oscillator (high speed, low speed) | | | | High-speed on-chip oscillator has a frequency adjustment function | | | | XCIN clock generation circuit (32 kHz) (N, D version) | | | | Real-time clock (timer RE) (N, D version) | | | Oscillation stop detection | XIN clock oscillation stop detection function | | | function | On altin | | | Voltage detection circuit | On-chip | | EL ( | Power-on reset circuit | On-chip | | Electrical | Supply voltage | VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz) (other than K version) | | Characteristics | | VCC = 3.0 to 5.5 V (f(XIN) = 16 MHz) (K version) | | | | VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz) | | | Ourse at a second | VCC = 2.2 to 5.5 V (f(XIN) = 5 MHz) (N, D version) | | | Current consumption | Typ. 10 mA (VCC = 5.0 V, $f(XIN) = 20 \text{ MHz}$ ) | | | (N, D version) | Typ. 6 mA (VCC = 3.0 V, f(XIN) = 10 MHz) | | | | Typ. 2.0 $\mu$ A (VCC = 3.0 V, wait mode (f(XCIN) = 32 kHz) | | | | Typ. 0.7 μA (VCC = 3.0 V, stop mode) | | Flash Memory | Programming and erasure | VCC = 2.7 to 5.5 V | | | voltage | 100000 (1.4 (1.4) | | | Programming and erasure | 10,000 times (data flash) | | | endurance | 1,000 times (program ROM) | | Operating Ambie | nt Temperature | -20 to 85°C (N version) | | | | -40 to 85°C (D, J version) <sup>(2)</sup> , -40 to 125°C (K version) <sup>(2)</sup> | | | | 20-pin molded-plastic LSSOP | - 1. $I^2C$ bus is a trademark of Koninklijke Philips Electronics N. V. - 2. Specify the D, K version if D, K version functions are to be used. # 1.3 Block Diagram Figure 1.1 shows a Block Diagram. Figure 1.1 Block Diagram #### 1.4 Product Information Table 1.3 lists the Product Information for R8C/28 Group and Table 1.4 lists the Product Information for R8C/29 Group. Table 1.3 Product Information for R8C/28 Group Current of Sep. 2008 | Type No. | ROM | RAM | Package Type | Pon | narks | |-----------------|-----------|-----------|---------------|-----------|------------------------| | Type No. | Capacity | Capacity | r ackage Type | IXen | liains | | R5F21282SNSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | N version | | | R5F21284SNSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | | | R5F21282SDSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | D version | | | R5F21284SDSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | | | R5F21284JSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | J version | | | R5F21286JSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | | | | R5F21284KSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | K version | | | R5F21286KSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | | | | R5F21282SNXXXSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | N version | Factory | | R5F21284SNXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | programming | | R5F21282SDXXXSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | D version | product <sup>(1)</sup> | | R5F21284SDXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | | | R5F21284JXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | J version | | | R5F21286JXXXSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | ] | | | R5F21284KXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | K version | | | R5F21286KXXXSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | | | #### NOTE: 1. The user ROM is programmed before shipment. Figure 1.2 Type Number, Memory Size, and Package of R8C/28 Group Table 1.4 Product Information for R8C/29 Group #### Current of Sep. 2008 | | ROM ( | Capacity | RAM | | | | | |-----------------|----------------|-------------|-----------|--------------|-----------|------------------------|--| | Type No. | Program<br>ROM | Data flash | Capacity | Package Type | Re | emarks | | | R5F21292SNSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | N version | | | | R5F21294SNSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21292SDSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | D version | | | | R5F21294SDSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21294JSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | J version | | | | R5F21296JSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21294KSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | K version | | | | R5F21296KSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21292SNXXXSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | N version | Factory | | | R5F21294SNXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | programming | | | R5F21292SDXXXSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | D version | product <sup>(1)</sup> | | | R5F21294SDXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21294JXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | J version | 1 | | | R5F21296JXXXSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21294KXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | K version | 1 | | | R5F21296KXXXSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | #### NOTE: 1. The user ROM is programmed before shipment. Figure 1.3 Type Number, Memory Size, and Package of R8C/29 Group # 1.5 Pin Assignments Figure 1.4 shows Pin Assignments (Top View). Figure 1.4 Pin Assignments (Top View) #### 1.6 **Pin Functions** Table 1.5 lists Pin Functions. Table 1.5 **Pin Functions** | Туре | Symbol | I/O Type | Description | |----------------------------------|----------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power supply input | VCC, VSS | I | Apply 2.2 to 5.5 V (J, K version are 2.7 to 5.5 V) to the VCC pin. Apply 0 V to the VSS pin. | | Analog power supply input | AVCC, AVSS | I | Power supply for the A/D converter. Connect a capacitor between AVCC and AVSS. | | Reset input | RESET | I | Input "L" on this pin resets the MCU. | | MODE | MODE | I | Connect this pin to VCC via a resistor. | | XIN clock input | XIN | I | These pins are provided for XIN clock generation circuit I/O. Connect a ceramic resonator or a crystal oscillator between | | XIN clock output | XOUT | 0 | the XIN and XOUT pins. To use an external clock, input it to the XIN pin and leave the XOUT pin open. | | XCIN clock input (N, D version) | XCIN | I | These pins are provided for XCIN clock generation circuit I/O. Connect a crystal oscillator between the XCIN and XCOUT | | XCIN clock output (N, D version) | XCOUT | 0 | pins. To use an external clock, input it to the XCIN pin and leave the XCOUT pin open. | | INT interrupt input | ĪNTO, ĪNT1, ĪNT3 | I | INT interrupt input pins | | Key input interrupt | KI0 to KI3 | I | Key input interrupt input pins | | Timer RA | TRAO | 0 | Timer RA output pin | | | TRAIO | I/O | Timer RA I/O pin | | Timer RB | TRBO | 0 | Timer RB output pin | | Timer RC | TRCCLK | I | External clock input pin | | | TRCTRG | I | External trigger input pin | | | TRCIOA, TRCIOB,<br>TRCIOC, TRCIOD | I/O | Sharing output-compare output / input-capture input / PWM / PWM2 output pins | | Serial interface | CLK0 | I/O | Clock I/O pin | | | RXD0, RXD1 | I | Receive data input pin | | | TXD0, TXD1 | 0 | Transmit data output pin | | I <sup>2</sup> C bus interface | SCL | I/O | Clock I/O pin | | | SDA | I/O | Data I/O pin | | Clock synchronous | SSI | I/O | Data I/O pin | | serial I/O with chip | SCS | I/O | Chip-select signal I/O pin | | select | SSCK | I/O | Clock I/O pin | | | SSO | I/O | Data I/O pin | | Reference voltage input | VREF | I | Reference voltage input pin to A/D converter | | A/D converter | AN8 to AN11 | I | Analog input pins to A/D converter | | I/O port | P1_0 to P1_7,<br>P3_3 to P3_5, P3_7,<br>P4_5 | I/O | CMOS I/O ports. Each port has an I/O select direction register, allowing each pin in the port to be directed for input or output individually. Any port set to input can be set to use a pull-up resistor or not by a program. P1_0 to P1_7 also function as LED drive ports (N, D version). | | Input port | P4_2, P4_6, P4_7 | ı | Input-only ports | | par port | ı· ·_ <del>-</del> , · ·_ <del>-</del> , | <u>'</u> | In the county beare | I: Input O: Output I/O: Input and output Table 1.6 Pin Name Information by Pin Number | | | | I/O Pin Functions for of Peripheral Modules | | | | | | |---------------|-------------------------------|------|---------------------------------------------|------------------------|----------------------------|--------------------------------------------------------|-----------------------------------|------------------| | Pin<br>Number | Control Pin | Port | Interrupt | Timer | Serial Interface | Clock<br>Synchronous<br>Serial I/O with<br>Chip Select | I <sup>2</sup> C bus<br>Interface | A/D<br>Converter | | 1 | | P3_5 | | TRCIOD | | SSCK | SCL | | | 2 | | P3_7 | | TRAO | RXD1/(TXD1) <sup>(1)</sup> | SSO | | | | 3 | RESET | | | | | | | | | 4 | XOUT/<br>XCOUT <sup>(2)</sup> | P4_7 | | | | | | | | 5 | VSS/AVSS | | | | | | | | | 6 | XIN/XCIN(2) | P4_6 | | | | | | | | 7 | VCC/AVCC | | | | | | | | | 8 | MODE | | | | | | | | | 9 | | P4_5 | ĪNT0 | | (RXD1) <sup>(1)</sup> | | | | | 10 | | P1_7 | INT1 | TRAIO | | | | | | 11 | | P1_6 | | | CLK0 | (SSI) <sup>(1)</sup> | | | | 12 | | P1_5 | (INT1) <sup>(1)</sup> | (TRAIO) <sup>(1)</sup> | RXD0 | | | | | 13 | | P1_4 | | | TXD0 | | | | | 14 | | P1_3 | KI3 | TRBO | | | | AN11 | | 15 | | P1_2 | KI2 | TRCIOB | | | | AN10 | | 16 | VRFF | P4_2 | | | | | | | | 17 | | P1_1 | KI1 | TRCIOA/<br>TRCTRG | | | | AN9 | | 18 | | P1_0 | KI0 | | | | | AN8 | | 19 | | P3_3 | ĪNT3 | TRCCLK | | SSI | | | | 20 | | P3_4 | | TRCIOC | | SCS | SDA | | - 1. This can be assigned to the pin in parentheses by a program. - 2. XCIN, XCOUT can be used only for N or D version. # 2. Central Processing Unit (CPU) Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank. Figure 2.1 CPU Registers # 2.1 Data Registers (R0, R1, R2, and R3) R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0. # 2.2 Address Registers (A0 and A1) A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer, arithmetic, and logic operations. A1 is analogous to A0. A1 can be combined with A0 and as a 32-bit address register (A1A0). # 2.3 Frame Base Register (FB) FB is a 16-bit register for FB relative addressing. # 2.4 Interrupt Table Register (INTB) INTB is a 20-bit register that indicates the start address of an interrupt vector table. #### 2.5 Program Counter (PC) PC is 20 bits wide and indicates the address of the next instruction to be executed. #### 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP) The stack pointers (SP), USP, and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP. # 2.7 Static Base Register (SB) SB is a 16-bit register for SB relative addressing. # 2.8 Flag Register (FLG) FLG is an 11-bit register indicating the CPU state. # 2.8.1 Carry Flag (C) The C flag retains carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit. ### 2.8.2 Debug Flag (D) The D flag is for debugging only. Set it to 0. ### 2.8.3 **Zero Flag (Z)** The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0. # 2.8.4 Sign Flag (S) The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0. #### 2.8.5 Register Bank Select Flag (B) Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1. #### 2.8.6 Overflow Flag (O) The O flag is set to 1 when an operation results in an overflow; otherwise to 0. # 2.8.7 Interrupt Enable Flag (I) The I flag enables maskable interrupts. Interrupt are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged. # 2.8.8 Stack Pointer Select Flag (U) ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed. # 2.8.9 Processor Interrupt Priority Level (IPL) IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled. #### 2.8.10 Reserved Bit If necessary, set to 0. When read, the content is undefined. # 3. Memory ### 3.1 R8C/28 Group Figure 3.1 is a Memory Map of R8C/28 Group. The R8C/28 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. #### NOTE: 1. The blank regions are reserved. Do not access locations in these regions. | 5 | Internal ROM | | Internal RAM | | |---------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|--------------|----------------| | Part Number | Size | Address 0YYYYh | Size | Address 0XXXXh | | R5F21282SNSP, R5F21282SDSP,<br>R5F21282SNXXXSP, R5F21282SDXXXSP | 8 Kbytes | 0E000h | 512 bytes | 005FFh | | R5F21284SNSP, R5F21284SDSP,<br>R5F21284JSP, R5F21284KSP,<br>R5F21284SNXXXSP, R5F21284SDXXXSP,<br>R5F21284JXXXSP, R5F21284KXXXSP | 16 Kbytes | 0C000h | 1 Kbyte | 007FFh | | R5F21286JSP, R5F21286KSP,<br>R5F21286JXXXSP, R5F21286KXXXSP | 32 Kbytes | 08000h | 1.5 Kbytes | 009FFh | Figure 3.1 Memory Map of R8C/28 Group #### 3.2 R8C/29 Group Figure 3.2 is a Memory Map of R8C/29 Group. The R8C/29 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM (program ROM) is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal ROM (data flash) is allocated addresses 02400h to 02BFFh. The internal RAM area is allocated higher addresses, beginning with address 00400h. For example, a 1-Kbyte internal RAM is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. - 1. Data flash block A (1 Kbyte) and B (1 Kbyte) are shown. - 2. The blank regions are reserved. Do not access locations in these regions. | Post Month on | Internal ROM | | Internal RAM | | |---------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|--------------|----------------| | Part Number | Size | Address 0YYYYh | Size | Address 0XXXXh | | R5F21292SNSP, R5F21292SDSP,<br>R5F21292SNXXXSP, R5F21292SDXXXSP | 8 Kbytes | 0E000h | 512 bytes | 005FFh | | R5F21294SNSP, R5F21294SDSP,<br>R5F21294JSP, R5F21294KSP,<br>R5F21294SNXXXSP, R5F21294SDXXXSP,<br>R5F21294JXXXSP, R5F21294KXXXSP | 16 Kbytes | 0C000h | 1 Kbyte | 007FFh | | R5F21296JSP, R5F21296KSP,<br>R5F21296JXXXSP, R5F21296KXXXSP | 32 Kbytes | 08000h | 1.5 Kbytes | 009FFh | Figure 3.2 Memory Map of R8C/29 Group #### **Special Function Registers (SFRs)** 4. An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.7 list the special function registers. SFR Information (1)<sup>(1)</sup> Table 4.1 | Address | Register | Symbol | After reset | |----------------|------------------------------------------------------------------|--------|---------------------------------| | 0000h | | | | | 0001h | | | | | 0002h | | | | | 0003h | | | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01101000b | | 0007h | System Clock Control Register 1 | CM1 | 00100000b | | 0008h | | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | Oscillation Stop Detection Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | 1 | | 00h | | 0012h | 1 | | 00h | | 0013h | Address Match Interrupt Enable Register | AIER | 00h | | 0014h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0015h | 1 | | 00h | | 0016h | | | 00h | | 0017h | | | | | 0018h | | | | | 0019h | | | | | 001Ah | | | | | 001Bh | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h<br>10000000b <sup>(2)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | | | | | 0021h | | | | | 0022h | | | | | 0023h | High-Speed On-Chip Oscillator Control Register 0 | FRA0 | 00h | | 0024h | High-Speed On-Chip Oscillator Control Register 1 | FRA1 | When shipping | | 0025h | High-Speed On-Chip Oscillator Control Register 2 | FRA2 | 00h | | 0026h | , - · · · · · · · · · · · · · · · · · · | | | | 0027h | | | | | 0028h | Clock Prescaler Reset Flag | CPSRF | 00h | | 0029h | High-Speed On-Chip Oscillator Control Register 4(3) | FRA4 | When shipping | | 002Ah | 3 1 2 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | 5 | | 002Bh | High-Speed On-Chip Oscillator Control Register 6(3) | FRA6 | When shipping | | 002Ch | High-Speed On-Chip Oscillator Control Register 0. <sup>(3)</sup> | FRA7 | When shipping | | 002Dh | Figur-opeed Or-Only Oscillator Control Register 7(-7) | 1100 | ion ompping | | 002Dh<br>002Eh | | | | | | | | | | 002Fh | | | | X: Undefined - 1. The blank regions are reserved. Do not access locations in these regions. - 2. The CSPROINI bit in the OFS register is set to 0. - 3. In J, K version these regions are reserved. Do not access locations in these regions. Table 4.2 SFR Information (2)<sup>(1)</sup> | Address | Register | Symbol | After reset | |-----------------|-----------------------------------------------------------|-------------|-----------------------------------------| | 0030h | - | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | • N, D version 00h <sup>(3)</sup> | | | | | 00100000b <sup>(4)</sup> | | | | | • J, K version 00h <sup>(7)</sup> | | | | | 01000000b <sup>(8)</sup> | | 0033h | | | | | 0034h | | | | | 0035h | | | | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | • N, D version 00001000b | | | | | • J, K version 0000X000b <sup>(7)</sup> | | | | | 0100X001b <sup>(8)</sup> | | 0037h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C | 00h | | 0038h | Voltage Monitor 0 Circuit Control Register <sup>(6)</sup> | VW0C | 0000X000b <sup>(3)</sup> | | | | | 0100X001b <sup>(4)</sup> | | 0039h | | | | | | | | | | 003Fh | | | | | 0040h | | | | | 0041h | | | | | 0042h | | | | | 0043h | | | | | 0044h | | | | | 0045h<br>0046h | | | | | | Times DC Intervent Control Degister | TRCIC | XXXXX000b | | 0047h<br>0048h | Timer RC Interrupt Control Register | TROIC | XXXX0000 | | 0049h | | | | | 004911<br>004Ah | Timer RE Interrupt Control Register | TREIC | XXXXX000b | | 004/th | Time: IXE interrupt control Register | TILLIO | 70000000 | | 004Ch | | | | | 004Dh | Key Input Interrupt Control Register | KUPIC | XXXXX000b | | 004Eh | A/D Conversion Interrupt Control Register | ADIC | XXXXX000b | | 004Fh | SSU/IIC bus Interrupt Control Register <sup>(9)</sup> | SSUIC/IICIC | XXXXX000b | | 0050h | See, no suo interrupt control registers | | | | 0051h | UART0 Transmit Interrupt Control Register | SOTIC | XXXXX000b | | 0052h | UARTO Receive Interrupt Control Register | SORIC | XXXXX000b | | 0053h | UART1 Transmit Interrupt Control Register | S1TIC | XXXXX000b | | 0054h | UART1 Receive Interrupt Control Register | S1RIC | XXXXX000b | | 0055h | · | | | | 0056h | Timer RA Interrupt Control Register | TRAIC | XXXXX000b | | 0057h | | | | | 0058h | Timer RB Interrupt Control Register | TRBIC | XXXXX000b | | 0059h | INT1 Interrupt Control Register | INT1IC | XX00X000b | | 005Ah | INT3 Interrupt Control Register | INT3IC | XX00X000b | | 005Bh | | | | | 005Ch | | | | | 005Dh | INT0 Interrupt Control Register | INTOIC | XX00X000b | | 005Eh | | | | | 005Fh | | | | | 0060h | | | | | 006Fh | | | | | 0070h | | | | | 007011 | | | | | | | | | | 007Fh | 1 | | | - 1. The blank regions are reserved. Do not access locations in these regions. - 2. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. (J, K version) Software reset, watchdog timer reset, or voltage monitor 2 reset do not affect this register. - 3. The LVD0ON bit in the OFS register is set to 1 and hardware reset. - 4. Power-on reset, voltage monitor 0 reset, or the LVD00N bit in the OFS register is set to 0 and hardware reset. - 5. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect b2 and b3. (J, K version) Software reset, watchdog timer reset, or voltage monitor 2 reset do not affect b2 and b3. - 6. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. (J, K version) These regions are reserved. Do not access locations in these regions. - 7. The LVD1ON bit in the OFS register is set to 1 and hardware reset. - 8. Power-on reset, voltage monitor 1 reset, or the LVD10N bit in the OFS register is set to 0 and hardware reset. - 9. Selected by the IICSEL bit in the PMR register. SFR Information (3)<sup>(1)</sup> Table 4.3 | Address | Register | Symbol | After reset | |-----------------------|-------------------------------------------------------------------------|---------------|-----------------| | 0080h | 1109,500 | | 7 | | 0081h | | | | | 0082h | | | | | 0083h | | | | | 0084h | | | | | 0085h | | | | | 0086h | | | | | 0087h | | | | | 0087H | | | | | 0089h | | | | | 0089h | | | | | 008Bh | | | | | 008Ch | | | | | 008Ch | | | | | 008Eh | | | | | 008Fh | | | | | 0090h | | | | | 0090H | | | | | 0091h | | | | | 0092h<br>0093h | | | | | 0093h<br>0094h | | | | | 0094h<br>0095h | | | | | 0095h | | | | | | | | | | 0097h<br>0098h | | | | | 0098h | | | | | | | | | | 009Ah | | | | | 009Bh | | | | | 009Ch | | | | | 009Dh | | | | | 009Eh | | | | | 009Fh | | LIONED | | | 00A0h | UARTO Transmit/Receive Mode Register | U0MR | 00h | | 00A1h | UARTO Bit Rate Register | U0BRG | XXh | | 00A2h | UART0 Transmit Buffer Register | U0TB | XXh | | 00A3h | LIANTO T | 11000 | XXh | | 00A4h | UART0 Transmit/Receive Control Register 0 | U0C0 | 00001000b | | 00A5h | UART0 Transmit/Receive Control Register 1 | U0C1 | 00000010b | | 00A6h | UART0 Receive Buffer Register | U0RB | XXh | | 00A7h | | | XXh | | 00A8h | UART1 Transmit/Receive Mode Register | U1MR | 00h | | 00A9h | UART1 Bit Rate Register | U1BRG | XXh | | 00AAh | UART1 Transmit Buffer Register | U1TB | XXh | | 00ABh | | | XXh | | 00ACh | UART1 Transmit/Receive Control Register 0 | U1C0 | 00001000b | | 00ADh | UART1 Transmit/Receive Control Register 1 | U1C1 | 00000010b | | 00AEh | UART1 Receive Buffer Register | U1RB | XXh | | 00AFh | | | XXh | | 00B0h | | | 1 | | 00B1h | | | | | 00B2h | | | 1 | | 00B3h | | | | | 00B4h | | | | | 00B5h | | | | | 00B6h | | | | | 00B7h | | | | | 00B8h | SS Control Register H / IIC bus Control Register 1 <sup>(2)</sup> | SSCRH / ICCR1 | 00h | | 00B9h | SS Control Register L / IIC bus Control Register 2 <sup>(2)</sup> | SSCRL / ICCR2 | 01111101b | | 00BAh | SS Mode Register / IIC bus Mode Register <sup>(2)</sup> | SSMR / ICMR | 00011000b | | 00BBh | SS Enable Register / IIC bus Interrupt Enable Register <sup>(2)</sup> | SSER / ICIER | 00h | | 00BCh | SS Status Register / IIC bus Status Register <sup>(2)</sup> | SSSR / ICSR | 00h / 0000X000b | | 00BDh | SS Mode Register 2 / Slave Address Register <sup>(2)</sup> | SSMR2 / SAR | 00h | | 00BEh | | SSTDR / ICDRT | FFh | | | SS Transmit Data Register / IIC bus Transmit Data Register(2) | | | | 00BFh<br>X: Undefined | SS Receive Data Register / IIC bus Receive Data Register <sup>(2)</sup> | SSRDR / ICDRR | FFh | X: Undefined NOTES: 1. The blank regions are reserved. Do not access locations in these regions. 2. Selected by the IICSEL bit in the PMR register. SFR Information (4)<sup>(1)</sup> Table 4.4 | Address | Register | Symbol | After reset | |----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------| | 00C0h | A/D Register | AD | XXh | | 00C1h | · · · · · · · · · · · · · · · · · · | | XXh | | 00C2h | | | 70 | | 00C3h | | | | | 00C4h | | | | | 00C5h | | | | | 00C6h | | | | | 00C7h | | | | | 00C711 | | | | | 00C9h | <del> </del> | | | | | <del> </del> | | | | 00CAh | | | | | 00CBh | | | | | 00CCh | | | | | 00CDh | | | | | 00CEh | | | | | 00CFh | | | | | 00D0h | | | | | 00D1h | | | | | 00D2h | | | | | 00D3h | | | | | 00D4h | A/D Control Register 2 | ADCON2 | 00h | | 00D5h | | | | | 00D6h | A/D Control Register 0 | ADCON0 | 00h | | 00D7h | A/D Control Register 1 | ADCON1 | 00h | | 00D8h | | 7.20011 | | | 00D9h | | | | | 00DAh | | | | | 00DAn | | | | | 00DBh | | | | | | <del> </del> | | | | 00DDh | | | | | 00DEh | | | | | 00DFh | | | | | 00E0h | | | | | 00E1h | Port P1 Register | P1 | 00h | | 00E2h | | | | | 00E3h | Port P1 Direction Register | PD1 | 00h | | 00E4h | | | | | 00E5h | Port P3 Register | P3 | 00h | | 00E6h | | | | | 00E7h | Port P3 Direction Register | PD3 | 00h | | 00E8h | Port P4 Register | P4 | 00h | | 00E9h | | | | | 00EAh | Port P4 Direction Register | PD4 | 00h | | 00EBh | 3 | | | | 00ECh | | | | | 00EDh | | | | | 00EEh | | | | | 00EFh | | | | | | 1 | | | | | | | | | 00F0h | | | | | 00F0h<br>00F1h | | | | | 00F0h<br>00F1h<br>00F2h | | | | | 00F0h<br>00F1h<br>00F2h<br>00F3h | | | | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h | | | | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h | Pin Select Register 1 | PINSR1 | 00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h | Pin Select Register 2 | PINSR2 | 00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h | Pin Select Register 2 Pin Select Register 3 | PINSR2<br>PINSR3 | 00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h | Pin Select Register 2 Pin Select Register 3 Port Mode Register | PINSR2<br>PINSR3<br>PMR | 00h<br>00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h<br>00F8h<br>00F9h | Pin Select Register 2 Pin Select Register 3 Port Mode Register External Input Enable Register | PINSR2 PINSR3 PMR INTEN | 00h<br>00h<br>00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h<br>00F8h<br>00F9h | Pin Select Register 2 Pin Select Register 3 Port Mode Register | PINSR2<br>PINSR3<br>PMR | 00h<br>00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h<br>00F8h<br>00F9h | Pin Select Register 2 Pin Select Register 3 Port Mode Register External Input Enable Register INT Input Filter Select Register | PINSR2 PINSR3 PMR INTEN | 00h<br>00h<br>00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h<br>00F8h<br>00F9h<br>00FAh<br>00FBh | Pin Select Register 2 Pin Select Register 3 Port Mode Register External Input Enable Register INT Input Filter Select Register Key Input Enable Register | PINSR2 PINSR3 PMR INTEN INTF KIEN | 00h<br>00h<br>00h<br>00h<br>00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h<br>00F8h<br>00F9h<br>00FAh<br>00FBh | Pin Select Register 2 Pin Select Register 3 Port Mode Register External Input Enable Register INT Input Filter Select Register Key Input Enable Register Pull-Up Control Register 0 | PINSR2 PINSR3 PMR INTEN INTF KIEN PUR0 | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | | 00F0h<br>00F1h<br>00F2h<br>00F3h<br>00F4h<br>00F5h<br>00F6h<br>00F7h<br>00F8h<br>00F9h<br>00FAh | Pin Select Register 2 Pin Select Register 3 Port Mode Register External Input Enable Register INT Input Filter Select Register Key Input Enable Register | PINSR2 PINSR3 PMR INTEN INTF KIEN | 00h<br>00h<br>00h<br>00h<br>00h<br>00h | X: Undefined The blank regions are reserved. Do not access locations in these regions. In J, K version these regions are reserved. Do not access locations in these regions. SFR Information (5)<sup>(1)</sup> Table 4.5 | Address | Register | Symbol | After reset | |-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-------------| | 0100h | Timer RA Control Register | TRACR | 00h | | 0101h | Timer RA I/O Control Register | TRAIOC | 00h | | 0102h | Timer RA Mode Register | TRAMR | 00h | | 0103h | Timer RA Prescaler Register | TRAPRE | FFh | | 0104h | Timer RA Register | TRA | FFh | | 0105h | | | | | 0106h | LIN Control Register | LINCR | 00h | | 0100h | LIN Status Register | LINST | 00h | | | Lin Status Register | | | | 0108h | Timer RB Control Register | TRBCR | 00h | | 0109h | Timer RB One-Shot Control Register | TRBOCR | 00h | | 010Ah | Timer RB I/O Control Register | TRBIOC | 00h | | 010Bh | Timer RB Mode Register | TRBMR | 00h | | 010Ch | Timer RB Prescaler Register | TRBPRE | FFh | | 010Dh | Timer RB Secondary Register | TRBSC | FFh | | 010Eh | Timer RB Primary Register | TRBPR | FFh | | 010Fh | Timer No Filmary Register | TRBLIX | | | | | | | | 0110h | | | | | 0111h | | | | | 0112h | | | | | 0113h | | | | | 0114h | | | | | 0115h | | | | | 0116h | | | | | 0117h | | | | | | Times DE Coond Date Degister / Country Date Degister | TDECEC | 006 | | 0118h | Timer RE Second Data Register / Counter Data Register | TRESEC | 00h | | 0119h | Timer RE Minute Data Register / Compare Data Register | TREMIN | 00h | | 011Ah | Timer RE Hour Data Register <sup>(2)</sup> | TREHR | 00h | | 011Bh | Timer RE Day of Week Data Register(2) | TREWK | 00h | | 011Ch | Timer RE Control Register 1 | TRECR1 | 00h | | 011Dh | Timer RE Control Register 2 | TRECR2 | 00h | | | | | | | 011Eh | Timer RE Count Source Select Register | TRECSR | 00001000b | | 011Fh | | | | | 0120h | Timer RC Mode Register | TRCMR | 01001000b | | 0121h | Timer RC Control Register 1 | TRCCR1 | 00h | | 0122h | Timer RC Interrupt Enable Register | TRCIER | 01110000b | | 0123h | Timer RC Status Register | TRCSR | 01110000b | | 0124h | Timer RC I/O Control Register 0 | TRCIOR0 | 10001000b | | 0125h | Timer RC I/O Control Register 1 | TRCIOR1 | 10001000b | | 0126h | Timer RC Counter | TRC | 00h | | | Timer RC Counter | IRC | | | 0127h | | | 00h | | 0128h | Timer RC General Register A | TRCGRA | FFh | | 0129h | | | FFh | | 012Ah | Timer RC General Register B | TRCGRB | FFh | | 012Bh | | | FFh | | 012Ch | Timer RC General Register C | TRCGRC | FFh | | 012Dh | | | FFh | | 012Bh | Timer RC General Register D | TRCGRD | FFh | | 012EII | Time: No Selieral Negister D | TACGRE | FFh | | | T. DOO . ID I . O | TD00D0 | | | 0130h | Timer RC Control Register 2 | TRCCR2 | 00011111b | | 0131h | | | 00h | | N122h | Timer RC Digital Filter Function Select Register | TRCDF | | | 0132h | Timer RC Digital Filter Function Select Register Timer RC Output Master Enable Register | TRCOER | 01111111b | | 013211<br>0133h | | _ | 01111111b | | | | _ | 01111111b | | 0133h | | _ | 01111111b | | 0133h<br>0134h<br>0135h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah<br>013Bh<br>013Ch | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah<br>013Bh<br>013Ch<br>013Dh | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah<br>013Bh<br>013Ch | | _ | 01111111b | - The blank regions are reserved. Do not access locations in these regions. In J, K version these regions are reserved. Do not access locations in these regions. SFR Information (6)<sup>(1)</sup> Table 4.6 | Address | Register | Symbol | After reset | |-----------------|----------|--------|-------------| | 0140h | g.a.a. | | | | 0141h | | | | | 0142h | | | | | 0143h | | | | | 0144h | | | | | 0145h | | | | | 0146h | | | | | 0147h | | | | | 0147H | | | | | 0149h | | | | | 0143h | | | | | 014Bh | | | | | 014Bh | | | | | 014Dh | | | | | 014Eh | | | | | 014En | | | | | 014111<br>0150h | | | | | 0150H | | | | | 0151h | | | | | 0152h<br>0153h | | | | | 0153h<br>0154h | | | | | 0154n<br>0155h | | | | | 0155h<br>0156h | | | | | 0156h<br>0157h | | | | | 0157h<br>0158h | | | | | 0158fi<br>0159h | | | | | 0159h | | | | | 015Ah<br>015Bh | | | | | 015BH | | | | | 015Ch | | | | | 015Dh | | | | | 015Eh | | | | | 015Fh | | | | | 0160h | | | | | 0161h | | | | | 0162h | | | | | 0163h | | | | | 0164h | | | | | 0165h | | | | | 0166h | | | | | 0167h | | | | | 0168h | | | | | 0169h | | | | | 016Ah | | | | | 016Bh | | | | | 016Ch | | | | | 016Dh | | | | | 016Eh | | | | | 016Fh | | | | | 0170h | | | | | 0171h | | | | | 0172h | | | | | 0173h | | | | | 0174h | | | | | 0175h | | | | | 0176h | | | | | 0177h | | | | | 0178h | | | | | 0179h | | | | | 017Ah | | | | | 017Bh | | | | | 017Ch | | | | | 017Dh | | | | | 017Eh | | | | | 017Fh | | | | | NOTE: | | | | NOTE: 1. The blank regions are reserved. Do not access locations in these regions. Table 4.7 SFR Information (7)<sup>(1)</sup> | 0180h 0182h 0183h 0184h 0184h 0184h 0186h | Address | Register | Symbol | After reset | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------|----------|---------------| | 0181h 0183h 0183h 0183h 0188h | | Trogistics | Cymise. | 7.11.01.10001 | | 0182h 0184h 0184h 0186h 0186h 0186h 0186h 0188h | | | | | | 0183h 0185h 0186h 0186h 0187h 0188h | | | | | | 0194h 0198h | 0183h | | | | | 0188h 0187h 0188h 0198h 0198h 0199h | | | | | | 0186h 0188h 0188h 018Ah 018Ah 018Ah 018Ch 019Ch | | | | | | 0187h 0188h 018Ch 018Ch 018Ch 018Ch 018Ch 018Ch 018Ch 018Ch 019Ch | 0186h | | | | | 0188h 018Ah 018Ah 018Ch 018Ch 018Ch 018Ch 018Ch 018Ch 018Ch 018Ch 019Ch 019Ch 019Ch 019Ch 019Sh 019Ch | | | | | | 0188h 0188h 0188h 0188h 0188h 0188h 0188h 018Fh 018Fh 018Fh 018Fh 018Fh 0197h | | | | | | 018Ah 018Ch 018Ch 018Ch 018Ch 018Eh 018Ch 018Eh 019Ch 019Ch 019Ch 019Ch 019Ch 019Sh 019Ah 019Ah 019Ah 019Ah 019Ch | 0189h | | | | | 018Bh 018Ch 018Ch 018Fh 018Fh 019Ph 0191h 0191h 0193h 0193h 0195h 0198h 0188h | 018Ah | | | | | 018Ch | 018Rh | | | | | 018Eh 018Ph 018Ph 019Ph 0191h 0191h 0193h 0193h 0198h 0118h 011Ah 011Ah 011Ah 011Ah 011Ah 01Ah 01A | | | | | | 018Eh 019Dh 019Dh 019Dh 019Zh 019Zh 019Zh 019Sh | | | | | | 018Ph 0190h 0191h 0191h 0192h 0193h 0194h 0195h 0195h 0196h 0197h 0197h 0197h 0198h 0148h 0158h 0158h 0168h 0168h 0178h 018h 018h 018h 018h 018h 018h 018h 01 | | | | | | 0190h (192h 0192h (192h 0194h (198h) 0196h (198h) 0197h (198h) 0198h (199h) 0199h (199h) 0190h (190h) 0190h (190h) 0191h (190h) 0192h (190h) 0194h (190h) 0195h (190h) 0196h (190h) 0197h (190h) 0198h (190h) 0197h (190h) 0198h (190h) 0142h (190h) 0143h (191h) 0143h (191h) 0148h 0189h (191h) | 018Fh | | | | | 0191h 0193h 0193h 0194h 0195h 0196h 0197h 0197h 0197h 0197h 0198h 0147h 0147h 0148h 0147h 0148h 0147h 0148h 0147h 0148h 0148h 0148h 0148h 0148h 0148h 0148h 0148h 0148h 0158h 0148h 0158h 0148h 0158h 0148h 0158h 0158h 0158h 0168h 0168h 0168h 0188h | | | | | | 0192h 0193h 0194h 0195h 0196h 0196h 0197h 0198h 0199h 0199h 0199h 0199h 0199h 0199h 0199h 0199h 0199h 0190h 0191h 0190h 0191h 0190h 0191h 010h 0140h 0140h 0141h 0143h 0143h 0148h 0158h 0148h 0158h 0158h 0168h 0168h 0168h 018h 018h 018h 018h 018h 018h 018h 01 | | | | | | 0193h 0195h 0195h 0197h 0198h 0197h 0198h 0199h 0198h 0140h 0140h 0141h 0142h 0143h 0148h 0158h 0158h 0168h 018h 018h 018h 018h 018h 018h 018h 01 | 0191h | | | | | 0194h 0195h 0197h 0198h 0197h 0198h 0199h 0199h 0199h 0199h 019bh 019bh 019bh 019bh 014bh | | | | | | 0195h (197h 0197h (197h) 0198h (198h) 0199h (19Ah) 0198h (19Bh) 019Ch (19Ch) 019Dh (19Dh) 019Eh (19Fh) 0140h (19Fh) 01A0h (10Ah) 01A1h (10Ah) 01A2h (10Ah) 01A3h (10Ah) 01A4h (10Ah) 01A4h (10Ah) 01A6h (10Ah) 01A7h (10Ah) 01A8h (10Ah) 01A9h (10Ah) 01A0h (10Ah) 01A2h | | | | | | 0198h 0198h 0199h 0199h 0199h 0199h 0199h 0199h 019Bh 019Dh 019Eh 019Fh 0140h 01A1h 01A2h 01A3h 01A3h 01A4h 01A5h 01A5h 01A6h 01A7h 01A8h 01A7h 01A8h 01A9h 01B9h | | | | | | 0197h 0198h 0199h 019Ah 019Bh 019Ch 019Ch 019Ch 019Eh 019Eh 0140h 01A0h 01A0h 01A1h 01A2h 01A3h 01A3h 01A4h 01A5h 01A7h 01A8h 01A7h 01A8h 01A9h 01AAh 01ABh 01ACh 01ABh 01ACh 01ADh 01AFh 01AFh 01B1h 01B1h 01B2h Flash Memory Control Register 4 01B3h Flash Memory Control Register 1 FMR1 01B8h 01B8h 01B8h FMR0 00000001b 01B8h 01B8h 01B8h 01B8h 01B0h 0000001b 01B8h 01B0h 0000001b 01B8h 01B0h 0000001b | | | | | | 0198h 0199h 0199h 0199h 0199h 019Ph 019Dh 019Ph 019Ph 019Ph 010Ph | | | | | | 0199h 0198h 019Bh 019Ch 019Dh 019Eh 019Fh 014Ph 01A0h 01A1h 01A2h 01A3h 01A3h 01A3h 01A3h 01A3h 01A6h 01A7h 01A8h 01A8h 01A8h 01A8h 01A8h 01A8h 01ABh 01ABh 01ACh 01ABh 01ACh 01AFh 01Bh 01Bh 01Bh Flash Memory Control Register 4 01Bh Flash Memory Control Register 1 01Bh Flash Memory Control Register 0 01Bh 01Bh 01Bh Flash Memory Control Register 0 01Bh Flash Memory Control Register 0 01Bh Flash Memory Control Register 0 01Bh 00000001b 01Bh | 019/11 | | | | | 0198h 0100h 0131h 0100h 01A1h 01A2h 01A3h 01A4h 01A5h 01A6h 01A7h 01A8h 01A8h 01A8h 01A8h 01A8h 01A9h 01ABh 01ACh 01ACh 01ACh 01ACh 01ACh 01ACh 01B1h 01B1h 01B5h Flash Memory Control Register 4 FMR4 01B6h | | | | | | 019Bh 019Ch 019Dh 019Eh 019Fh 01A0h 01A0h 01A1h 01A2h 01A3h 01A3h 01A6h 01A6h 01A7h 01A8h 01A8h 01A8h 01A8h 01A8h 01A8h 01A8h 01ABh 01BBh | | | | | | 019Ch | 019AII | | | | | 019Dh | | | | | | 019Eh 019Fh 01A0h 01A1h 01A2h 01A3h 01A3h 01A4h 01A6h 01A6h 01A8h 01A7h 01A8h 01A9h 01A8h 01A8h 01AAh 01ABh 01ACh 01ADh 01ACh 01ADh 01AEh 01AEh 01ABh 01Bh | | | | | | 019Fh 01A0h 01A0h 01A1h 01A2h 01A3h 01A4h 01A6h 01A6h 01A6h 01A7h 01A8h 01A8h 01A8h 01A8h 01A8h 01A8h 01A8h 01ABh 01ABh 01ABh 01Bh 01ACh 01Bh 01Bh 01BSh Flash Memory Control Register 1 01BSh | 019Dh | | | | | 01A0h 01A1h 01A2h 01A3h 01A3h 01A6h 01A6h 01A6h 01A6h 01A8h 01A8h 01A8h 01A8h 01A8h 01A8h 01ABh 01ABh 01ACh 01ACh 01ACh 01AEh 01AEh 01B6h 01B6h 01B3h Flash Memory Control Register 4 01B3h 01B3h Flash Memory Control Register 1 FMR1 1000000xb 01B3h 01B3h 01B3h Flash Memory Control Register 0 FMR0 0000001b 01B3h | | | | | | 01A1h 01A2h 01A3h 01A4h 01A5h 01A6h 01A7h 01A8h 01A7h 01A8h 01A8h 01A8h 01AAh 01ABh 01ACh 01ADh 01AEh 01AEh 01B0h 01B0h 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B8h 01B8h 01B8h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B8h 01B8h 01B8h 01BBh 01BBh 01BBh 01BBh 01BCh 01BDh 01BCh 01BCh 01BDh 01BCh 01BCh 01BCh | | | | | | 01A2h 01A3h 01A4h 01A5h 01A6h 01A6h 01A7h 01A8h 01A8h 01A9h 01AAh 01A8h 01ACh 01ACh 01ACh 01ACh 01ACh 01ACh 01AFh 01B0h 01B0h 01B1h 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B3h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B8h 01BCh | 01A0h | | | | | 01A3h 01A4h 01A5h 01A6h 01A7h 01A8h 01A9h 01AAh 01AAh 01ABh 01AAh 01ABh 01ACh 01ACh 01ACh 01ACh 01ACh 01AEh 01B1h 01B2h 01B3h Flash Memory Control Register 4 01B3h 01B3h Flash Memory Control Register 1 FMR1 01B3h | 01A1h | | | | | 0145h 01A6h 01A7h 01A8h 01A8h 01A9h 01AAh 01ABh 01AAh 01ABh 01ACh 01ACh 01ACh 01AFH 01Bh 01Bh 01BSh 01BSh Flash Memory Control Register 4 01BSh | 01A2h | | | | | 01A5h 01A6h 01A7h 01A8h 01A9h 01AAh 01ABh 01ABh 01ACh 01ACh 01ADh 01AEh 01BH 01BSh 01BSh Flash Memory Control Register 4 01BSh | | | | | | 01A6h 01A7h 01A8h 01A9h 01A9h 01AAh 01ABh 01ACh 01ACh 01ADh 01AEh 01AFh 01B0h 01B1h 01B2h 01B3h 01B3h Flash Memory Control Register 4 01B6h 01B6h 01B6h 01B7h Flash Memory Control Register 0 FMR0 01B9h 01B9h 01BBh 01BBh 01BBh 01BBh 01BBh 01BBh | | | | | | 01A7h 01A8h | | | | | | 01A8h 01A9h 01AAh 01ABh 01ACh 01ACh 01ADh 01AEh 01AFh 01BDh 01BSh | | | | | | 01A9h 01AAh 01ABh 01ACh 01ACh 01ADh 01AEh 01AEh 01AFh 01B0h 01B0h 01B1h 01B2h 01B2h 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B4h 01B5h Flash Memory Control Register 1 FMR1 10000000xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01BAh 01BAh 01BBh 01BCh 01BDh 01BDh 01BBh | | | | | | 01AAh 01ABh 01ACh 01ADh 01AEh 01AFh 01B0h 01B1h 01B2h 01B3h Flash Memory Control Register 4 FMR4 010000000b 01B4h 01B5h Flash Memory Control Register 1 FMR1 10000000xb 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01BAh 01BCh 01BCh 01BEh 01BEh | 01A8h | | | | | 01ABh 01ACh 01ADh 01AEh 01AFh 01B0h 01B1h 01B2h 01B3h Flash Memory Control Register 4 FMR4 01B4h 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B8h 01B8h 01BBh 01BCh 01BCh 01BEh | | | | | | 01ACh 01ADh 01AEh | 01AAh | | | | | 01ADh 01AEh 01AFh 01B0h 01B1h 01B2h 01B3h Flash Memory Control Register 4 FMR4 01B4h 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01BAh 01BCh 01BDh 01BEh | | | | | | 01AEh 01AFh 01B0h 01B1h 01B2h 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B4h 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01BAh 01BCh 01BDh 01BEh | | | | | | 01AFh 01B0h 01B1h 01B2h 01B3h Flash Memory Control Register 4 FMR4 010000000b 01B4h 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BBh 01BCh 01BCh 01BDh 01BCh 01BC | | | | | | 0180h 0181h 0182h 0183h 0183h Flash Memory Control Register 4 FMR4 01000000b 0184h 0185h Flash Memory Control Register 1 FMR1 1000000Xb 0186h 0187h Flash Memory Control Register 0 FMR0 00000001b 0188h 0189h 018Ah 018Bh 018Ch 018Dh 018Dh 018Eh 018Dh 018Bh 018Eh 018Bh 018Dh | 01AEh | | | | | 01B1h 01B2h 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B4h 01B5h Flash Memory Control Register 1 10000000xb 01B6h FMR1 10000000xb 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 00000001b 01BAh 01BCh 01BCh 01BDh 01BCh 01BDh 01BEh 01BEh 01BCh | | | | | | 01B2h 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B4h 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BBh 01BBh 01BCh 01BDh 01BDh 01BBh 0 | | | | | | 01B3h Flash Memory Control Register 4 FMR4 01000000b 01B4h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BBh 01BCh 01BDh 01BDh 01BBh | | | | | | 01B4h 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BAh 01BBh 01BCh 01BDh 01BDh 01BCh 01BEh 01BCh 01BCh 01BCh 01BEh 01BCh 01BCh 01BCh | 01B2h | | | - | | 01B5h Flash Memory Control Register 1 FMR1 1000000Xb 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BBh 01BCh 01BCh 01BDh 01BEh 01BEh 01BBh 01BEh 01BBh 01BBh | | Flash Memory Control Register 4 | FMR4 | 01000000b | | 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BBh 01BCh 01BDh 01BBh 01BBh 01BCh 01BBh 01BBh 01BBh 01BBh 01BBh 01BBh 01BBh | 01B4h | | | | | 01B6h 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01BAh 01BBh 01BBh 01BCh 01BDh 01BBh | 01B5h | Flash Memory Control Register 1 | FMR1 | 1000000Xb | | 01B7h Flash Memory Control Register 0 FMR0 00000001b 01B8h 01B9h 01B4h 01B4h 01B6h 01BBh 01BCh 01BCh 01BDh 01BBh | 01B6h | | | | | 01B9h 01BAh 01BBh 01BCh 01BDh 01BEh | 01B7h | Flash Memory Control Register 0 | FMR0 | 00000001b | | 01B9h 01BAh 01BBh 01BCh 01BDh 01BEh | 01B8h | | | | | 01BAh 01BBh 01BCh 01BDh 01BBh | 01B9h | | | | | 01BBh 01BCh 01BDh 01BEh | 01BAh | | | | | 01BCh | 01BBh | | | | | 01BDh | 01BCh | | | | | 01BEh | 01BDh | | | | | 01BFh | 01BEh | | | | | | 01BFh | | | | | | <u> </u> | I . | <u> </u> | <u> </u> | FFFFh X: Undefined NOTES: 1. The blank regions are reserved. Do not access locations in these regions. Option Function Select Register 2. The OFS register cannot be changed by a program. Use a flash programmer to write to it. OFS (Note 2) # 5. Electrical Characteristics # 5.1 N, D Version Table 5.1 Absolute Maximum Ratings | Symbol | Parameter | Condition | Rated Value | Unit | |----------|-------------------------------|-------------|--------------------------------------------------|------| | Vcc/AVcc | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | Topr = 25°C | 500 | mW | | Topr | Operating ambient temperature | | -20 to 85 (N version) /<br>-40 to 85 (D version) | °C | | Tstg | Storage temperature | | -65 to 150 | °C | **Table 5.2** Recommended Operating Conditions | 0 | Standard Standard | | | | | 1.19 | | |-----------|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|---------|------|---------|------| | Symbol | | Parameter | Conditions | Min. | Тур. | Max. | Unit | | Vcc/AVcc | Supply voltage | | | 2.2 | - | 5.5 | V | | Vss/AVss | Supply voltage | | | - | 0 | - | V | | VIH | Input "H" voltage | | | 0.8 Vcc | - | Vcc | V | | VIL | Input "L" voltage | | | 0 | _ | 0.2 Vcc | V | | IOH(sum) | Peak sum output<br>"H" current | Sum of all pins IOH(peak) | | - | _ | -160 | mA | | IOH(sum) | Average sum output "H" current | Sum of all pins IOH(avg) | | - | _ | -80 | mA | | IOH(peak) | Peak output "H" | Except P1_0 to P1_7 | | = | = | -10 | mA | | | current | P1_0 to P1_7 | | - | - | -40 | mA | | IOH(avg) | Average output | Except P1_0 to P1_7 | | - | _ | -5 | mA | | | "H" current | P1_0 to P1_7 | | - | _ | -20 | mA | | IOL(sum) | Peak sum output<br>"L" currents | Sum of all pins IOL(peak) | | - | - | 160 | mA | | IOL(sum) | Average sum output "L" currents | Sum of all pins IOL(avg) | | - | = | 80 | mA | | IOL(peak) | Peak output "L" | Except P1_0 to P1_7 | | _ | - | 10 | mA | | | currents | P1_0 to P1_7 | | - | = | 40 | mA | | IOL(avg) | Average output | Except P1_0 to P1_7 | | - | = | 5 | mA | | | "L" current | P1_0 to P1_7 | | - | - | 20 | mA | | f(XIN) | XIN clock input osc | cillation frequency | 3.0 V ≤ Vcc ≤ 5.5 V | 0 | = | 20 | MHz | | | | | 2.7 V ≤ Vcc < 3.0 V | 0 | = | 10 | MHz | | | | | 2.2 V ≤ Vcc < 2.7 V | 0 | - | 5 | MHz | | f(XCIN) | XCIN clock input o | scillation frequency | 2.2 V ≤ Vcc ≤ 5.5 V | 0 | = | 70 | kHz | | _ | System clock | OCD2 = 0 | 3.0 V ≤ Vcc ≤ 5.5 V | 0 | = | 20 | MHz | | | | XIN clock selected | 2.7 V ≤ Vcc < 3.0 V | 0 | = | 10 | MHz | | | | | 2.2 V ≤ Vcc < 2.7 V | 0 | _ | 5 | MHz | | | | OCD2 = 1<br>On-chip oscillator clock<br>selected | FRA01 = 0<br>Low-speed on-chip<br>oscillator clock selected | - | 125 | - | kHz | | | | | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>3.0 V ≤ Vcc ≤ 5.5 V | = | - | 20 | MHz | | | | | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>2.7 V ≤ Vcc ≤ 5.5 V | _ | - | 10 | MHz | | NOTES: | | | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>2.2 V ≤ Vcc ≤ 5.5 V | = | - | 5 | MHz | <sup>1.</sup> Vcc = 2.2 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. <sup>2.</sup> The average output current indicates the average value of current measured during 100 ms. | acteristics | |-------------| | • | | Symbol | Parameter | Conditions | Standard | | | Unit | | |---------|--------------------|-------------------------|-----------------------------------|------|------|------|-------| | Symbol | | raiametei | Conditions | Min. | Тур. | Max. | Offic | | - | Resolution | | Vref = AVCC | = | - | 10 | Bits | | - | Absolute | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | = | - | ±3 | LSB | | | accuracy | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | = | - | ±2 | LSB | | | | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | = | - | ±5 | LSB | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | = | - | ±2 | LSB | | | | 10-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | = | - | ±5 | LSB | | | | 8-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | = | - | ±2 | LSB | | Rladder | Resistor ladder | | Vref = AVCC | 10 | - | 40 | kΩ | | tconv | Conversion time | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 3.3 | - | - | μS | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 2.8 | - | - | μS | | Vref | Reference voltag | e | | 2.2 | - | AVcc | V | | VIA | Analog input volta | age <sup>(2)</sup> | | 0 | = | AVcc | V | | - | A/D operating | Without sample and hold | Vref = AVCC = 2.7 to 5.5 V | 0.25 | - | 10 | MHz | | | clock frequency | With sample and hold | Vref = AVCC = 2.7 to 5.5 V | 1 | - | 10 | MHz | | | | Without sample and hold | Vref = AVCC = 2.2 to 5.5 V | 0.25 | - | 5 | MHz | | | | With sample and hold | Vref = AVCC = 2.2 to 5.5 V | 1 | - | 5 | MHz | - 1. AVCC = 2.2 to 5.5 V at $T_{OPT} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. - 2. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode. Figure 5.1 Ports P1, P3, and P4 Timing Measurement Circuit Table 5.4 Flash Memory (Program ROM) Electrical Characteristics | Courada ad | Parameter | O a saliti a sa | | I India | | | |------------|---------------------------------------------------------------------|----------------------------|----------|---------|------------------------------|-------| | Symbol | | Conditions | Min. | Тур. | Max. | Unit | | _ | Program/erase endurance <sup>(2)</sup> | R8C/28 Group | 100(3) | - | = | times | | | | R8C/29 Group | 1,000(3) | - | - | times | | _ | Byte program time | | - | 50 | 400 | μS | | _ | Block erase time | | - | 0.4 | 9 | s | | td(SR-SUS) | Time delay from suspend request until suspend | | = | = | 97 + CPU clock<br>× 6 cycles | μS | | = | Interval from erase start/restart until following suspend request | | 650 | = | - | μS | | = | Interval from program start/restart until following suspend request | | 0 | = | - | ns | | = | Time from suspend until program/erase restart | | = | - | 3 + CPU clock<br>× 4 cycles | μS | | _ | Program, erase voltage | | 2.7 | - | 5.5 | V | | - | Read voltage | | 2.2 | - | 5.5 | V | | _ | Program, erase temperature | | 0 | - | 60 | °C | | _ | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | - | - | year | - 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 1,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics(4) | Symbol | Parameter | Conditions | | Unit | | | |------------|---------------------------------------------------------------------|----------------------------|--------------------|------|------------------------------|-------| | Symbol | Faranietei | Conditions | Min. | Тур. | Max. | Offic | | _ | Program/erase endurance <sup>(2)</sup> | | 10,000(3) | _ | _ | times | | = | Byte program time (program/erase endurance ≤ 1,000 times) | | - | 50 | 400 | μS | | _ | Byte program time (program/erase endurance > 1,000 times) | | _ | 65 | _ | μS | | _ | Block erase time (program/erase endurance ≤ 1,000 times) | | _ | 0.2 | 9 | S | | _ | Block erase time (program/erase endurance > 1,000 times) | | _ | 0.3 | _ | S | | td(SR-SUS) | Time delay from suspend request until suspend | | _ | - | 97 + CPU clock<br>× 6 cycles | μS | | _ | Interval from erase start/restart until following suspend request | | 650 | = | _ | μS | | _ | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | _ | Time from suspend until program/erase restart | | _ | - | 3 + CPU clock<br>× 4 cycles | μS | | - | Program, erase voltage | | 2.7 | _ | 5.5 | V | | _ | Read voltage | | 2.2 | - | 5.5 | V | | = | Program, erase temperature | | -20 <sup>(8)</sup> | - | 85 | °C | | _ | Data hold time <sup>(9)</sup> | Ambient temperature = 55°C | 20 | - | = | year | - 1. Vcc = 2.7 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. - If the programming and erasure endurance is n (n = 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. - However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. Standard of block A and block B when program and erase endurance exceeds 1,000 times. Byte program time to 1,000 times is the same as that in program ROM. - 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. In addition, averaging the erasure endurance between blocks A and B can further reduce the actual erasure endurance. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 7. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 8. -40°C for D version. - 9. The data hold time includes time that the power supply is off or the clock is not supplied. Figure 5.2 Time delay until Suspend Table 5.6 **Voltage Detection 0 Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Falametei | Condition | Min. | Тур. | Max. | Offic | | Vdet0 | Voltage detection level | | 2.2 | 2.3 | 2.4 | V | | = | Voltage detection circuit self power consumption | VCA25 = 1, Vcc = 5.0 V | _ | 0.9 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> | | - | = | 300 | μS | | Vccmin | MCU operating voltage minimum value | | 2.2 | = | - | V | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - 2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0. Table 5.7 **Voltage Detection 1 Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(4)</sup> | | 2.70 | 2.85 | 3.00 | V | | _ | Voltage monitor 1 interrupt request generation time <sup>(2)</sup> | | _ | 40 | _ | μS | | = | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | - | 0.6 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | - | 100 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - 2. Time until the voltage monitor 1 interrupt request is generated after the voltage passes Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. Table 5.8 **Voltage Detection 2 Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet2 | Voltage detection level | | 3.3 | 3.6 | 3.9 | V | | - | Voltage monitor 2 interrupt request generation time <sup>(2)</sup> | | _ | 40 | _ | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | - | 0.6 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | - | = | 100 | μ\$ | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - $2. \ \ \text{Time until the voltage monitor 2 interrupt request is generated after the voltage passes $V_{\text{det2}}$.}$ - 3. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. | Table 5.9 | Power-on Reset Circuit. | <b>Voltage Monitor 0 Reset Electrical Characteristics</b> (3) | |-----------|-------------------------|---------------------------------------------------------------| | | | | | Symbol | Parameter | Condition | | Standard | Unit | | |--------|---------------------------------------------------------|-----------|------|----------|----------------------|---------| | Symbol | Farameter | Condition | Min. | Тур. | Typ. Max 0.1 - Vdet0 | Offic | | Vpor1 | Power-on reset valid voltage <sup>(4)</sup> | | - | - | 0.1 | V | | Vpor2 | Power-on reset or voltage monitor 0 reset valid voltage | | 0 | - | Vdet0 | V | | trth | External power Vcc rise gradient(2) | | 20 | _ | _ | mV/msec | - 1. The measurement condition is Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. This condition (external power Vcc rise gradient) does not apply if $Vcc \ge 1.0 \text{ V}$ . - 3. To use the power-on reset function, enable voltage monitor 0 reset by setting the LVD0ON bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1. - 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if -20°C ≤ Topr ≤ 85°C, maintain tw(por1) for 3,000 s or more if $-40^{\circ}C \le T_{opr} < -20^{\circ}C$ . - 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (2.2 V or above) during the sampling time. 2. The sampling clock can be selected. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. - 3. Vdeto indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. **Reset Circuit Electrical Characteristics** Figure 5.3 **Table 5.10 High-speed On-Chip Oscillator Circuit Electrical Characteristics** | Symbol | Dorometer | Condition | | Standard | | Unit | |---------|-------------------------------------------------|---------------------------------------------------|--------------------|----------|--------------------|------| | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | fOCO40M | High-speed on-chip oscillator frequency | Vcc = 4.75 to 5.25 V | 39.2 | 40 | 40.8 | MHz | | | temperature • supply voltage dependence | $0^{\circ}C \leq T_{opr} \leq 60^{\circ}C^{(2)}$ | | | | | | | | Vcc = 3.0 to 5.5 V | 38.8 | 40 | 41.2 | MHz | | | | $-20$ °C $\leq T_{opr} \leq 85$ °C <sup>(2)</sup> | | | | | | | | Vcc = 3.0 to 5.5 V | 38.4 | 40 | 41.6 | MHz | | | | $-40^{\circ}C \leq Topr \leq 85^{\circ}C^{(2)}$ | | | | | | | | Vcc = 2.7 to 5.5 V | 38 | 40 | 42 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup> | | | | | | | | Vcc = 2.7 to 5.5 V | 37.6 | 40 | 42.4 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 2.2 to 5.5 V | 35.2 | 40 | 44.8 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C(3) | | | | | | | | Vcc = 2.2 to 5.5 V | 34 | 40 | 46 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C(3) | | | | | | | | $Vcc = 5.0 V \pm 10\%$ | 38.8 | 40 | 40.8 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup> | | | | | | | | $Vcc = 5.0 V \pm 10\%$ | 38.4 | 40 | 40.8 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | High-speed on-chip oscillator frequency when | Vcc = 5.0 V, Topr = 25°C | _ | 36.864 | _ | MHz | | | correction value in FRA7 register is written to | Vcc = 3.0 to 5.5 V | -3% | - | 3% | % | | | FRA1 register <sup>(4)</sup> | -20°C ≤ Topr ≤ 85°C | | | | | | _ | Value in FRA1 register after reset | | 08h <sup>(3)</sup> | _ | F7h <sup>(3)</sup> | _ | | = | Oscillation frequency adjustment unit of high- | Adjust FRA1 register | - | +0.3 | _ | MHz | | | speed on-chip oscillator | (value after reset) to -1 | | | | | | _ | Oscillation stability time | | _ | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 400 | _ | μΑ | - 1. Vcc = 2.2 to 5.5 V, $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. - 2. These standard values show when the FRA1 register value after reset is assumed. - 3. These standard values show when the corrected value of the FRA6 register is written to the FRA1 register. - 4. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode. **Table 5.11 Low-speed On-Chip Oscillator Circuit Electrical Characteristics** | Symbol fOCO-S | Parameter | Condition | | Unit | | | |---------------|----------------------------------------|--------------------------|------|------|------|-------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 30 | 125 | 250 | kHz | | _ | Oscillation stability time | | - | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 15 | - | μА | #### NOTE: 1. Vcc = 2.2 to 5.5 V, $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. **Table 5.12 Power Supply Circuit Timing Characteristics** | Symbol | Parameter | Condition | , | Unit | | | |---------|-----------------------------------------------------------------------------|-----------|------|------|------|-------| | Symbol | Falametei | Condition | Min. | Тур. | Max. | Offic | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | = | - | 150 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = 25°C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. **Table 5.13** Timing Requirements of Clock Synchronous Serial I/O with Chip Select(1) | Cumbal | Doromoto | | Conditions | | Stand | ard | Unit | |--------|--------------------------------|--------------|---------------------|------------|-------|---------------|---------| | Symbol | Paramete | er<br>Er | Conditions | Min. | Тур. | Max. | 1 | | tsucyc | SSCK clock cycle time | | | 4 | - | _ | tcyc(2) | | tHI | SSCK clock "H" width | 1 | | 0.4 | _ | 0.6 | tsucyc | | tLO | SSCK clock "L" width | | | 0.4 | _ | 0.6 | tsucyc | | trise | SSCK clock rising | Master | | - | - | 1 | tcyc(2) | | | time | Slave | | - | - | 1 | μS | | tFALL | SSCK clock falling | Master | | = | - | 1 | tcyc(2) | | | time | Slave | | - | _ | 1 | μS | | tsu | SSO, SSI data input setup time | | | 100 | - | _ | ns | | tH | SSO, SSI data input hold time | | | 1 | - | = | tcyc(2) | | tLEAD | SCS setup time | Slave | | 1tcyc + 50 | _ | _ | ns | | tLAG | SCS hold time | Slave | | 1tcyc + 50 | = | = | ns | | top | SSO, SSI data outpu | t delay time | | - | - | 1 | tcyc(2) | | tsa | SSI slave access time | e | 2.7 V ≤ Vcc ≤ 5.5 V | - | - | 1.5tcyc + 100 | ns | | | | | 2.2 V ≤ Vcc < 2.7 V | - | _ | 1.5tcyc + 200 | ns | | tor | SSI slave out open til | me | 2.7 V ≤ Vcc ≤ 5.5 V | - | _ | 1.5tcyc + 100 | ns | | | | | 2.2 V ≤ Vcc < 2.7 V | - | = | 1.5tcyc + 200 | ns | <sup>1.</sup> Vcc = 2.2 to 5.5 V, Vss = 0 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. 2. 1tcyc = 1/f1(s) Figure 5.4 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Master) Figure 5.5 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave) Figure 5.6 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Clock Synchronous Communication Mode) | <b>Table 5.14</b> | Timing Requirements of I <sup>2</sup> C bus Interface <sup>(1)</sup> | |-------------------|----------------------------------------------------------------------| | | | | Symbol | Parameter | Condition | Sta | andard | | Unit | |-------------|---------------------------------------------|-----------|-----------------------------|--------|----------|------| | Symbol | Parameter | Condition | | Тур. | Max. | | | tscl | SCL input cycle time | | 12tcyc + 600 <sup>(2)</sup> | - | - | ns | | tsclh | SCL input "H" width | | 3tcyc + 300 <sup>(2)</sup> | = | - | ns | | tscll | SCL input "L" width | | 5tcyc + 500 <sup>(2)</sup> | = | - | ns | | <b>t</b> sf | SCL, SDA input fall time | | - | = | 300 | ns | | tsp | SCL, SDA input spike pulse rejection time | | - | = | 1tcyc(2) | ns | | tBUF | SDA input bus-free time | | 5tcyc(2) | = | - | ns | | tstah | Start condition input hold time | | 3tcyc(2) | = | - | ns | | tstas | Retransmit start condition input setup time | | 3tcyc(2) | = | - | ns | | tstop | Stop condition input setup time | | 3tcyc(2) | - | - | ns | | tsdas | Data input setup time | | 1tcyc + 20 <sup>(2)</sup> | - | - | ns | | tsdah | Data input hold time | | 0 | _ | - | ns | - 1. Vcc = 2.2 to 5.5 V, Vss = 0 V and $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. - 2. 1tcyc = 1/f1(s) Figure 5.7 I/O Timing of I<sup>2</sup>C bus Interface Table 5.15 Electrical Characteristics (1) [Vcc = 5 V] | Symbol | Parameter | | Condition | | Standard | | | Unit | |------------------------|--------------------------|-----------------------------------------------------------------------------------------------|---------------------|---------------|-----------|------|------|-------| | Symbol | Fai | ameter | Conditio | 111 | Min. | Тур. | Max. | Offic | | Vон | Output "H" voltage | Except P1_0 to P1_7, | Iон = -5 mA | | Vcc - 2.0 | - | Vcc | V | | | | XOUT | Іон = -200 μА | | Vcc - 0.5 | - | Vcc | V | | | | P1_0 to P1_7 | Drive capacity HIGH | Iон = -20 mA | Vcc - 2.0 | - | Vcc | V | | | | | Drive capacity LOW | Iон = -5 mA | Vcc - 2.0 | - | Vcc | V | | | | XOUT | Drive capacity HIGH | Iон = -1 mA | Vcc - 2.0 | - | Vcc | V | | | | | Drive capacity LOW | IOH = -500 μA | Vcc - 2.0 | - | Vcc | V | | VoL Output "L" voltage | age Except P1_0 to P1_7, | IoL = 5 mA | | = | - | 2.0 | V | | | | | XOUT | IoL = 200 μA | | _ | _ | 0.45 | V | | | | P1_0 to P1_7 | Drive capacity HIGH | IoL = 20 mA | _ | _ | 2.0 | V | | | | | Drive capacity LOW | IoL = 5 mA | _ | _ | 2.0 | V | | | | XOUT | Drive capacity HIGH | IoL = 1 mA | _ | _ | 2.0 | V | | | | | Drive capacity LOW | IoL = 500 μA | _ | _ | 2.0 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLKO, SSI, SCL,<br>SDA, SSO | | | 0.1 | 0.5 | - | V | | | | RESET | | | 0.1 | 1.0 | - | V | | Іін | Input "H" current | | VI = 5 V, Vcc = 5V | | = | - | 5.0 | μΑ | | lıL | Input "L" current | | VI = 0 V, Vcc = 5V | | = | - | -5.0 | μA | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 5V | | 30 | 50 | 167 | kΩ | | RfXIN | Feedback resistance | XIN | | | - | 1.0 | - | МΩ | | RfXCIN | Feedback resistance | XCIN | | | - | 18 | - | MΩ | | VRAM | RAM hold voltage | • | During stop mode | | 1.8 | - | - | V | <sup>1.</sup> Vcc = 4.2 to 5.5 V at $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), f(XIN) = 20 MHz, unless otherwise specified. Table 5.16 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | , | Unit | | | |--------|-----------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | Symbol | | Condition | | Min. | Тур. | Max. | Offic | | Icc | Power supply current (Vcc = 3.3 to 5.5 V) Single-chip mode, output pins are open, | High-speed clock mode | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | = | 10 | 17 | mA | | | other pins are Vss | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 9 | 15 | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 6 | _ | mA | | | | | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 5 | _ | mA | | | | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 4 | - | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 2.5 | - | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 10 | 15 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 4 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 5.5 | 10 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 2.5 | = | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | - | 130 | 300 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | _ | 30 | _ | μА | Table 5.17 Electrical Characteristics (3) [Vcc = 5 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | , | Unit | | | | |--------|------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Symbol | | | Condition | Min. | Тур. | Max. | Unit | | Icc | Power supply current<br>(Vcc = 3.3 to 5.5 V)<br>Single-chip mode,<br>output pins are open,<br>other pins are Vss | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 25 | 75 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 23 | 60 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 4.0 | - | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 2.2 | - | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | 1 | 0.8 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 1.2 | _ | μА | # **Timing Requirements** (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V] Table 5.18 XIN Input, XCIN Input | Symbol | Parameter | | Standard | | | |-----------|-----------------------|----|----------|------|--| | | | | Max. | Unit | | | tc(XIN) | XIN input cycle time | 50 | - | ns | | | twh(xin) | XIN input "H" width | 25 | - | ns | | | twl(xin) | XIN input "L" width | 25 | - | ns | | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | | twh(xcin) | XCIN input "H" width | 7 | = | μS | | | tWL(XCIN) | XCIN input "L" width | 7 | - | μS | | Figure 5.8 XIN Input and XCIN Input Timing Diagram when Vcc = 5 V Table 5.19 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 100 | - | ns | | | twh(traio) | TRAIO input "H" width | 40 | - | ns | | | twl(traio) | TRAIO input "L" width | 40 | = | ns | | Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V | Table 5.20 Serial Interfac | |----------------------------| |----------------------------| | Symbol | Parameter | | Standard | | | |----------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 200 | = | ns | | | tW(CKH) | CLK0 input "H" width | 100 | - | ns | | | tW(CKL) | CLK0 input "L" width | 100 | - | ns | | | td(C-Q) | TXDi output delay time | = | 50 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 50 | - | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.10 Serial Interface Timing Diagram when Vcc = 5 V Table 5.21 External Interrupt INTi (i = 0, 1, 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------------------|----------|------|--| | Symbol | | | Max. | Unit | | | tW(INH) | INTi input "H" width | 250 <sup>(1)</sup> | - | ns | | | tW(INL) | INTi input "L" width | 250 <sup>(2)</sup> | 1 | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. Figure 5.11 External Interrupt INTi Input Timing Diagram when Vcc = 5 V Table 5.22 Electrical Characteristics (3) [Vcc = 3 V] | Cumbal | Parameter | | Condition | | Standard | | | Unit | |---------|---------------------|-----------------------------------------------------------------------------------------------|------------------------|---------------|-----------|------|------|------| | Symbol | Para | imeter | Cond | lition | Min. | Тур. | Max. | Unit | | Vон | Output "H" voltage | Except P1_0 to P1_7, XOUT | Iон = -1 mA | | Vcc - 0.5 | = | Vcc | V | | | | P1_0 to P1_7 | Drive capacity<br>HIGH | Iон = -5 mA | Vcc - 0.5 | - | Vcc | V | | | | | Drive capacity<br>LOW | Iон = -1 mA | Vcc - 0.5 | = | Vcc | V | | | | XOUT | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | = | Vcc | V | | | | | Drive capacity<br>LOW | ΙΟΗ = -50 μΑ | Vcc - 0.5 | = | Vcc | V | | Vol | Output "L" voltage | Except P1_0 to P1_7, XOUT | IoL = 1 mA | | = | = | 0.5 | V | | | | P1_0 to P1_7 | Drive capacity<br>HIGH | IoL = 5 mA | _ | _ | 0.5 | V | | | | | Drive capacity<br>LOW | IoL = 1 mA | - | - | 0.5 | V | | | | XOUT | Drive capacity<br>HIGH | IoL = 0.1 mA | = | = | 0.5 | V | | | | | Drive capacity<br>LOW | IOL = 50 μA | - | - | 0.5 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLKO, SSI, SCL,<br>SDA, SSO | | | 0.1 | 0.3 | _ | V | | | | RESET | | | 0.1 | 0.4 | - | V | | Іін | Input "H" current | | VI = 3 V, Vcc = 3 | V | = | _ | 4.0 | μΑ | | lıL | Input "L" current | | VI = 0 V, Vcc = 3 | V | _ | _ | -4.0 | μА | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 3 | V | 66 | 160 | 500 | kΩ | | RfXIN | Feedback resistance | XIN | | | = | 3.0 | = | MΩ | | RfXCIN | Feedback resistance | XCIN | | | _ | 18 | _ | ΜΩ | | VRAM | RAM hold voltage | | During stop mode | e | 1.8 | - | | V | <sup>1.</sup> Vcc = 2.7 to 3.3 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), f(XIN) = 10 MHz, unless otherwise specified. Table 5.23 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|-------| | - Syrribor | i aiainetei | | Condition | Min. | Тур. | Max. | Offic | | Icc | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | | 6 | _ | mA | | | other pins are Vss | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 2 | = | mA | | | | High-speed on-chip oscillator | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | = | 5 | 9 | mA | | | | mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 2 | _ | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | Low-speed clock mode XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | П | 130 | 300 | μА | | | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz<br>Program operation on RAM | I | 30 | 1 | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 25 | 70 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | I | 23 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 3.8 | = | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 2.0 | - | μА | | | | Stop mode | XIN clock off, Topr = 25°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0 | - | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | - | μА | # **Timing requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V] Table 5.24 XIN Input, XCIN Input | Symbol | Parameter | | Standard | | | |-----------|-----------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(XIN) | XIN input cycle time | 100 | - | ns | | | twh(xin) | XIN input "H" width | 40 | - | ns | | | tWL(XIN) | XIN input "L" width | 40 | - | ns | | | tc(XCIN) | XCIN input cycle time | 14 | = | μS | | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | | tWL(XCIN) | XCIN input "L" width | 7 | = | μS | | Figure 5.12 XIN Input and XCIN Input Timing Diagram when Vcc = 3 V Table 5.25 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 300 | - | ns | | | twh(traio) | TRAIO input "H" width | 120 | - | ns | | | twl(traio) | TRAIO input "L" width | 120 | = | ns | | Figure 5.13 TRAIO Input Timing Diagram when Vcc = 3 V | Cumbal | Symbol Parameter | | Standard | | | |----------|------------------------|-----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 300 | = | ns | | | tw(ckh) | CLK0 input "H" width | 150 | - | ns | | | tW(CKL) | CLK0 Input "L" width | 150 | - | ns | | | td(C-Q) | TXDi output delay time | - | 80 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 70 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V Table 5.27 External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input | Symbol | Symbol Parameter - | | Standard | | | |---------|----------------------|--------|----------|------|--| | Symbol | | | Max. | Unit | | | tw(INH) | INTi input "H" width | 380(1) | - | ns | | | tw(INL) | INTi input "L" width | 380(2) | _ | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the NTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.15 External Interrupt INTi Input Timing Diagram when Vcc = 3 V Table 5.28 Electrical Characteristics (5) [VCC = 2.2 V] | Symbol | Porc | Parameter | | Parameter Condition | | Condition | | Standard | | | |---------|---------------------|-----------------------------------------------------------------------------------------------|------------------------|---------------------|-------------|-----------|------|----------|--|--| | Symbol | Fala | ameter | Condition | | Min. Typ. M | | Max. | Unit | | | | Vон | Output "H" voltage | Except P1_0 to P1_7,<br>XOUT | Iон = -1 mA | | Vcc - 0.5 | - | Vcc | V | | | | | | P1_0 to P1_7 | Drive capacity<br>HIGH | Iон = -2 mA | Vcc - 0.5 | - | Vcc | V | | | | | | | Drive capacity<br>LOW | Iон = -1 mA | Vcc - 0.5 | = | Vcc | V | | | | | | XOUT | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | _ | Vcc | V | | | | | | | Drive capacity<br>LOW | ΙΟΗ = -50 μΑ | Vcc - 0.5 | = | Vcc | V | | | | Vol | Output "L" voltage | Except P1_0 to P1_7, XOUT | IoL = 1 mA | | = | - | 0.5 | V | | | | | | P1_0 to P1_7 | Drive capacity<br>HIGH | IOL = 2 mA | = | = | 0.5 | V | | | | | | | Drive capacity<br>LOW | IOL = 1 mA | = | = | 0.5 | V | | | | | | XOUT | Drive capacity<br>HIGH | IOL = 0.1 mA | = | = | 0.5 | V | | | | | | | Drive capacity<br>LOW | IOL = 50 μA | - | - | 0.5 | V | | | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLKO, SSI, SCL,<br>SDA, SSO | | | 0.05 | 0.3 | _ | V | | | | | | RESET | | | 0.05 | 0.15 | - | V | | | | Іін | Input "H" current | 1 | VI = 2.2 V | | = | - | 4.0 | μΑ | | | | lıL | Input "L" current | | VI = 0 V | | _ | _ | -4.0 | μА | | | | RPULLUP | Pull-up resistance | | VI = 0 V | | 100 | 200 | 600 | kΩ | | | | RfXIN | Feedback resistance | XIN | | | | 5 | - | МΩ | | | | RfXCIN | Feedback resistance | XCIN | | - | - | 35 | - | МΩ | | | | VRAM | RAM hold voltage | | During stop mod | е | 1.8 | - | - | V | | | <sup>1.</sup> Vcc = 2.2 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), f(XIN) = 5 MHz, unless otherwise specified. Table 5.29 Electrical Characteristics (6) [Vcc = 2.2 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |----------|--------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | Cyrribol | i aiailietei | | Condition | Min. | Тур. | Max. | Jiil | | ( | Power supply current<br>(Vcc = 2.2 to 2.7 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 5 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 3.5 | = | mA | | | other pins are Vss | | XIN = 5 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 1.5 | _ | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 5 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 3.5 | | mA | | | | mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 5 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 1.5 | _ | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | _ | 100 | 230 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | - | 100 | 230 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | - | 25 | | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 22 | 60 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 20 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 3.0 | - | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 1.8 | - | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | _ | μА | # **Timing requirements** (Unless Otherwise Specified: Vcc = 2.2 V, Vss = 0 V at Topr = 25°C) [Vcc = 2.2 V] Table 5.30 XIN Input, XCIN Input | Symbol | Symbol Parameter — | | Standard | | | |-----------|-----------------------|-----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(XIN) | XIN input cycle time | 200 | - | ns | | | twh(xin) | XIN input "H" width | 90 | - | ns | | | tWL(XIN) | XIN input "L" width | 90 | - | ns | | | tc(XCIN) | XCIN input cycle time | 14 | Ī | μS | | | twh(xcin) | XCIN input "H" width | 7 | Ī | μS | | | twl(xcin) | XCIN input "L" width | 7 | - | μS | | Figure 5.16 XIN Input and XCIN Input Timing Diagram when Vcc = 2.2 V Table 5.31 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 500 | = | ns | | | twh(traio) | TRAIO input "H" width | 200 | = | ns | | | twl(traio) | TRAIO input "L" width | 200 | = | ns | | Figure 5.17 TRAIO Input Timing Diagram when Vcc = 2.2 V | Table 5.32 Serial Interfa | ace | Interfa | Serial | .32 | able | ٦ | |---------------------------|-----|---------|--------|-----|------|---| |---------------------------|-----|---------|--------|-----|------|---| | Symbol | Parameter | | Standard | | | |----------|------------------------|------|----------|------|--| | Symbol | Falameter | Min. | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 800 | = | ns | | | tW(CKH) | CLK0 input "H" width | 400 | - | ns | | | tW(CKL) | CLK0 input "L" width | 400 | - | ns | | | td(C-Q) | TXDi output delay time | = | 200 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 150 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.18 Serial Interface Timing Diagram when Vcc = 2.2 V Table 5.33 External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input | Symbol | ymbol Parameter – | | Standard | | | |---------|----------------------|---------------------|----------|------|--| | Symbol | | | Max. | Unit | | | tW(INH) | INTi input "H" width | 1000(1) | - | ns | | | tw(INL) | INTi input "L" width | 1000 <sup>(2)</sup> | - | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.19 External Interrupt INTi Input Timing Diagram when Vcc = 2.2 V # 5.2 J, K Version Table 5.34 Absolute Maximum Ratings | Symbol | Parameter | Condition | Rated Value | Unit | |----------|-------------------------------|-----------------------|---------------------------------------------------|------| | Vcc/AVcc | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | -40 °C ≤ Topr ≤ 85 °C | 300 | mW | | | | 85 °C ≤ Topr ≤ 125 °C | 125 | mW | | Topr | Operating ambient temperature | | -40 to 85 (J version) /<br>-40 to 125 (K version) | °C | | Tstg | Storage temperature | | -65 to 150 | °C | **Table 5.35** Recommended Operating Conditions | Company of | Dow | | Condition - | | Standard | | l lait | |------------|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|---------|----------|---------|--------| | Symbol | Para | ameter | Conditions | Min. | Тур. | Max. | Unit | | Vcc/AVcc | Supply voltage | | | 2.7 | _ | 5.5 | V | | Vss/AVss | Supply voltage | | | - | 0 | _ | V | | VIH | Input "H" voltage | | | 0.8 Vcc | _ | Vcc | V | | VIL | Input "L" voltage | | | 0 | _ | 0.2 Vcc | V | | IOH(sum) | Peak sum output<br>"H" current | Sum of all pins<br>IOH(peak) | | - | = | -60 | mA | | IOH(peak) | Peak output "H" current | | | - | = | -10 | mA | | IOH(avg) | Average output<br>"H" current | | | - | = | -5 | mA | | IOL(sum) | Peak sum output<br>"L" currents | Sum of all pins<br>IOL(peak) | | - | = | 60 | mA | | IOL(peak) | Peak output "L" currents | | | - | = | 10 | mA | | IOL(avg) | Average output<br>"L" current | | | - | = | 5 | mA | | f(XIN) | XIN clock input os | cillation frequency | $3.0 \text{ V} \le \text{Vcc} \le 5.5 \text{ V}$ (other than K version) | 0 | = | 20 | MHz | | | | | 3.0 V ≤ Vcc ≤ 5.5 V (K version) | 0 | _ | 16 | MHz | | | | | 2.7 V ≤ Vcc < 3.0 V | 0 | _ | 10 | MHz | | = | System clock | OCD2 = 0<br>XIN clock selected | 3.0 V ≤ Vcc ≤ 5.5 V (other than K version) | 0 | = | 20 | MHz | | | | | 3.0 V ≤ Vcc ≤ 5.5 V (K version) | 0 | _ | 16 | MHz | | | | | 2.7 V ≤ Vcc < 3.0 V | 0 | _ | 10 | MHz | | | | OCD2 = 1<br>On-chip oscillator<br>clock selected | FRA01 = 0<br>Low-speed on-chip oscillator clock<br>selected | - | 125 | _ | kHz | | | | | FRA01 = 1<br>High-speed on-chip oscillator clock<br>selected (other than K version) | - | - | 20 | MHz | | | | | FRA01 = 1<br>High-speed on-chip oscillator clock<br>selected | - | - | 10 | MHz | - 1. Vcc = 2.7 to 5.5 V at Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. - 2. The average output current indicates the average value of current measured during 100 ms. | <b>Table 5.36</b> | A/D Converter | Characteristics | |-------------------|---------------|-----------------| |-------------------|---------------|-----------------| | Symbol | | Parameter | Conditions | | Standard | | Unit | |---------|--------------------|-------------------------|-----------------------------------|------|----------|------|-------| | Symbol | ' | raiametei | Conditions | Min. | Тур. | Max. | Offic | | = | Resolution | | Vref = AVCC | = | - | 10 | Bits | | I | Absolute | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | = | - | ±3 | LSB | | | accuracy | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | = | - | ±2 | LSB | | | | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | = | - | ±5 | LSB | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | _ | _ | ±2 | LSB | | Rladder | Resistor ladder | | Vref = AVCC | 10 | - | 40 | kΩ | | tconv | Conversion time | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 3.3 | - | _ | μS | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 2.8 | - | - | μS | | Vref | Reference voltag | e | | 2.7 | _ | AVcc | V | | VIA | Analog input volta | age <sup>(2)</sup> | | 0 | - | AVcc | V | | _ | A/D operating | Without sample and hold | | 0.25 | _ | 10 | MHz | | | clock frequency | With sample and hold | | 1 | - | 10 | MHz | - 1. AVcc = 2.7 to 5.5 V at $T_{opr} = -40$ to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. - 2. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode. Figure 5.20 Ports P1, P3, and P4 Timing Measurement Circuit Table 5.37 Flash Memory (Program ROM) Electrical Characteristics | Cumbal | Doromotor | Conditions | | Stand | ard | Unit | | |------------|---------------------------------------------------------------------|----------------------------|----------|-------|------------------------------|-------|--| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Offic | | | _ | Program/erase endurance <sup>(2)</sup> | R8C/28 Group | 100(3) | = | = | times | | | | | R8C/29 Group | 1,000(3) | _ | - | times | | | - | Byte program time | | ı | 50 | 400 | μS | | | = | Block erase time | | = | 0.4 | 9 | S | | | td(SR-SUS) | Time delay from suspend request until suspend | | - | _ | 97 + CPU clock<br>× 6 cycles | μS | | | = | Interval from erase start/restart until following suspend request | | 650 | = | _ | μS | | | = | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | | _ | Time from suspend until program/erase restart | | - | _ | 3 + CPU clock<br>× 4 cycles | μS | | | _ | Program, erase voltage | | 2.7 | _ | 5.5 | V | | | _ | Read voltage | | 2.7 | - | 5.5 | V | | | _ | Program, erase temperature | | 0 | - | 60 | °C | | | = | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | - | - | year | | - 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified. - 2. Definition of programming/erasure endurance The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 1,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Table 5.38 Flash Memory (Data flash Block A, Block B) Electrical Characteristics(4) | Symbol | Parameter | Conditions | | Stand | dard | Unit | |------------|---------------------------------------------------------------------|----------------------------|-----------|-------|------------------------------|-------| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | = | Program/erase endurance <sup>(2)</sup> | | 10,000(3) | - | = | times | | = | Byte program time (program/erase endurance ≤ 1,000 times) | | - | 50 | 400 | μS | | _ | Byte program time (program/erase endurance > 1,000 times) | | _ | 65 | _ | μS | | _ | Block erase time (program/erase endurance ≤ 1,000 times) | | _ | 0.2 | 9 | S | | _ | Block erase time (program/erase endurance > 1,000 times) | | _ | 0.3 | _ | S | | td(SR-SUS) | Time delay from suspend request until suspend | | _ | - | 97 + CPU clock<br>× 6 cycles | μS | | _ | Interval from erase start/restart until following suspend request | | 650 | - | _ | μS | | _ | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | _ | Time from suspend until program/erase restart | | _ | - | 3 + CPU clock<br>× 4 cycles | μS | | _ | Program, erase voltage | | 2.7 | _ | 5.5 | V | | _ | Read voltage | | 2.7 | - | 5.5 | V | | = | Program, erase temperature | | -40 | - | 85(8) | °C | | _ | Data hold time <sup>(9)</sup> | Ambient temperature = 55°C | 20 | - | - | year | - 1. Vcc = 2.7 to 5.5 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. - If the programming and erasure endurance is n (n = 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. - However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. Standard of block A and block B when program and erase endurance exceeds 1,000 times. Byte program time to 1,000 times is the same as that in program ROM. - 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. In addition, averaging the erasure endurance between blocks A and B can further reduce the actual erasure endurance. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 7. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 8. 125°C for K version. - 9. The data hold time includes time that the power supply is off or the clock is not supplied. Figure 5.21 Time delay until Suspend Table 5.39 Voltage Detection 1 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Standard | l | Unit | |-------------|------------------------------------------------------------------------------|------------------------|------|----------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(2, 4)</sup> | | 2.70 | 2.85 | 3.0 | V | | td(Vdet1-A) | Voltage monitor 1 reset generation time <sup>(5)</sup> | | _ | 40 | 200 | μS | | _ | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | _ | 0.6 | _ | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | - | 100 | μS | | Vccmin | MCU operating voltage minimum value | | 2.70 | - | _ | V | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40 to 85°C (J version) / -40 to 125°C (K version). - 2. Hold Vdet2 > Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. - 5. Time until the voltage monitor 1 reset is generated after the voltage passes V<sub>det1</sub> when V<sub>CC</sub> falls. When using the digital filter, its sampling time is added to t<sub>d</sub>(V<sub>det1</sub>-A). When using the voltage monitor 1 reset, maintain this time until V<sub>CC</sub> = 2.0 V after the voltage passes V<sub>det1</sub> when the power supply falls. Table 5.40 Voltage Detection 2 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Standard | | | |-------------|------------------------------------------------------------------------------|------------------------|------|----------|------|------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Unit | | Vdet2 | Voltage detection level <sup>(2)</sup> | | 3.3 | 3.6 | 3.9 | V | | td(Vdet2-A) | Voltage monitor 2 reset/interrupt request generation time <sup>(3., 5)</sup> | | = | 40 | 200 | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | = | 0.6 | _ | μА | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(4)</sup> | | I | = | 100 | μS | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40 to 85°C (J version) / -40 to 125°C (K version). - 2. Hold Vdet2 > Vdet1 - 3. Time until the voltage monitor 2 reset/interrupt request is generated after the voltage passes Vdet2. - 4. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. - 5. When using the digital filter, its sampling time is added to td(Vdet2-A). When using the voltage monitor 2 reset, maintain this time until Vcc = 2.0 V after the voltage passes Vdet2 when the power supply falls. | Table 5.41 | Power-on Reset Circuit. | <b>Voltage Monitor 1 Reset Electrical Characteristics</b> (3) | |------------|------------------------------|---------------------------------------------------------------| | | i dirai dii itaaat dii dait, | Tollage melliter i recoot Electrical characteriotics | | Symbol | Parameter | Condition | | Standard | | Unit | |--------|---------------------------------------------------------|-------------|-------|----------|-------|---------| | | Faranielei | Condition | Min. | Тур. | Max. | Offic | | Vpor1 | Power-on reset valid voltage <sup>(4)</sup> | | _ | - | 0.1 | V | | Vpor2 | Power-on reset or voltage monitor 1 reset valid voltage | | 0 | _ | Vdet1 | V | | trth | External power Vcc rise gradient | Vcc ≤ 3.6 V | 20(2) | - | _ | mV/msec | | | | Vcc > 3.6 V | 20(2) | = | 2,000 | mV/msec | - 1. The measurement condition is Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified. - 2. This condition (the minimum value of external power Vcc rise gradient) does not apply if $V_{por2} \ge 1.0 \text{ V}$ . - 3. To use the power-on reset function, enable voltage monitor 1 reset by setting the LVD1ON bit in the OFS register to 0, the VW1C0 and VW1C6 bits in the VW1C register to 1 respectively, and the VCA26 bit in the VCA2 register to 1. - 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if -20°C ≤ Topr ≤ 125°C, maintain tw(por1) for 3,000 s or more if -40°C ≤ Topr < -20°C.</p> - 1. When using the voltage monitor 1 digital filter, ensure VCC is 2.0 V or higher during the sampling time. - 2. The sampling clock can be selected. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. - 3. V<sub>det1</sub> indicates the voltage detection level of the voltage detection 1 circuit. Refer to **6. Voltage Detection** Circuit of Hardware Manual for details. Figure 5.22 Reset Circuit Electrical Characteristics Table 5.42 High-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Standard | | Unit | |---------|---------------------------------------------------------------------------------|---------------------------------------------------------------------|------|----------|------|-------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offic | | fOCO40M | High-speed on-chip oscillator frequency temperature • supply voltage dependence | Vcc = 4.75 to 5.25 V<br>$0^{\circ}$ C $\leq$ Topr $\leq$ 60°C(2) | 39.2 | 40 | 40.8 | MHz | | | | Vcc = 3.0 to 5.5 V<br>-20°C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup> | 38.8 | 40 | 41.2 | MHz | | | | Vcc = 3.0 to 5.5 V<br>-40°C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup> | 38.4 | 40 | 41.6 | MHz | | | | Vcc = 3.0 to 5.5 V<br>-40°C $\leq$ Topr $\leq$ 125°C <sup>(2)</sup> | 38 | 40 | 42 | MHz | | | | Vcc = 2.7 to 5.5 V<br>-40°C $\leq$ Topr $\leq$ 125°C <sup>(2)</sup> | 37.6 | 40 | 42.4 | MHz | | _ | Value in FRA1 register after reset | | 08h | - | F7h | _ | | _ | Oscillation frequency adjustment unit of high-<br>speed on-chip oscillator | Adjust FRA1 register (value after reset) to -1 | - | +0.3 | _ | MHz | | =- | Oscillation stability time | | - | 10 | 100 | μS | | =- | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 400 | - | μΑ | - 1. Vcc = 2.7 to 5.5 V, Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. - 2. These standard values show when the FRA1 register value after reset is assumed. Table 5.43 Low-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------|--------------------------|------|------|----------------|-------| | | r alametel | Condition | Min. | Тур. | Max. 250 100 - | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 40 | 125 | 250 | kHz | | = | Oscillation stability time | | = | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | = | 15 | 1 | μА | #### NOTE: # **Table 5.44** Power Supply Circuit Timing Characteristics | Symbol | Parameter | Condition | ; | Unit | | | |---------|-----------------------------------------------------------------------------|-----------|------|------|------|-------| | Symbol | Farametel | | Min. | Тур. | Max. | Offic | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | - | - | 150 | μS | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and $T_{opr}$ = 25°C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. <sup>1.</sup> Vcc = 2.7 to 5.5 V, Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. **Table 5.45** Timing Requirements of Clock Synchronous Serial I/O with Chip Select(1) | Cumbal | Paramete | _ | Canditions | | Standard | | Unit | |--------|------------------------|------------|------------|------------|----------|---------------|---------| | Symbol | Paramete | | Conditions | Min. | Тур. | Max. | | | tsucyc | SSCK clock cycle tim | е | | 4 | _ | = | tcyc(2) | | tHI | SSCK clock "H" width | | | 0.4 | - | 0.6 | tsucyc | | tLO | SSCK clock "L" width | | | 0.4 | _ | 0.6 | tsucyc | | trise | SSCK clock rising | Master | | = | = | 1 | tcyc(2) | | | time | Slave | | = | _ | 1 | μS | | tFALL | SSCK clock falling | Master | | - | _ | 1 | tcyc(2) | | | time | Slave | | = | _ | 1 | μS | | tsu | SSO, SSI data input s | setup time | | 100 | = | = | ns | | tн | SSO, SSI data input I | nold time | | 1 | _ | - | tcyc(2) | | tLEAD | SCS setup time | Slave | | 1tcyc + 50 | - | - | ns | | tLAG | SCS hold time | Slave | | 1tcyc + 50 | _ | - | ns | | ton | SSO, SSI data output | delay time | | - | = | 1 | tcyc(2) | | tsa | SSI slave access time | | | = | - | 1.5tcyc + 100 | ns | | tor | SSI slave out open tir | ne | | _ | _ | 1.5tcyc + 100 | ns | - 1. Vcc = 2.7 to 5.5 V, Vss = 0 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified. 2. 1tcyc = 1/f1(s) Figure 5.23 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Master) Figure 5.24 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave) Figure 5.25 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Clock Synchronous Communication Mode) Table 5.46 Timing Requirements of I<sup>2</sup>C bus Interface<sup>(1)</sup> | Symbol | Parameter | Condition | Standard Standard | | | Unit | |----------|---------------------------------------------|-----------|-----------------------------|------|----------|------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | | | tscl | SCL input cycle time | | 12tcyc + 600 <sup>(2)</sup> | - | _ | ns | | tsclh | SCL input "H" width | | 3tcyc + 300 <sup>(2)</sup> | = | - | ns | | tscll | SCL input "L" width | | 5tcyc + 500 <sup>(2)</sup> | = | - | ns | | tsf | SCL, SDA input fall time | | - | - | 300 | ns | | tsp | SCL, SDA input spike pulse rejection time | | - | - | 1tcyc(2) | ns | | tBUF | SDA input bus-free time | | 5tcyc(2) | - | - | ns | | tstah | Start condition input hold time | | 3tcyc(2) | = | - | ns | | tstas | Retransmit start condition input setup time | | 3tcyc(2) | = | - | ns | | tstop | Stop condition input setup time | | 3tcyc(2) | - | - | ns | | tsdas | Data input setup time | | 1tcyc + 20 <sup>(2)</sup> | - | - | ns | | tsdah | Data input hold time | | 0 | - | - | ns | - 1. Vcc = 2.7 to 5.5 V, Vss = 0 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified. - 2. 1tcyc = 1/f1(s) Figure 5.26 I/O Timing of I<sup>2</sup>C bus Interface Table 5.47 Electrical Characteristics (1) [Vcc = 5 V] | Cumbal | Parameter | | Condition | | Standard | | | Unit | | |---------|---------------------|-------------------------------------------------------------------------------------------------------|---------------------|---------------|-----------|------|------|------|--| | Symbol | Pai | ameter | Condition | | Min. | Тур. | Max. | Unit | | | Vон | Output "H" voltage | Except XOUT | Iон = -5 mA | | Vcc - 2.0 | 1 | Vcc | V | | | | | | Ioн = -200 μA | | Vcc - 0.3 | 1 | Vcc | V | | | | | XOUT | Drive capacity HIGH | Iон = -1 mA | Vcc - 2.0 | 1 | Vcc | V | | | | | | Drive capacity LOW | IOH = -500 μA | Vcc - 2.0 | 1 | Vcc | V | | | Vol | Output "L" voltage | Except XOUT | IoL = 5 mA | | _ | 1 | 2.0 | V | | | | | | IoL = 200 μA | IoL = 200 μA | | 1 | 0.45 | V | | | | | XOUT | Drive capacity HIGH | IoL = 1 mA | = | _ | 2.0 | V | | | | | | Drive capacity LOW | IoL = 500 μA | = | = | 2.0 | V | | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br> KIO, KI1, KI2, KI3,<br> TRAIO, RXD0, RXD1,<br> CLK0, SSI, SCL,<br> SDA, SSO | | | 0.1 | 0.5 | _ | V | | | | | RESET | | | 0.1 | 1.0 | _ | V | | | lін | Input "H" current | | VI = 5 V, Vcc = 5V | | _ | - | 5.0 | μΑ | | | lıL | Input "L" current | | VI = 0 V, Vcc = 5V | | _ | - | -5.0 | μΑ | | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 5V | | 30 | 50 | 167 | kΩ | | | RfXIN | Feedback resistance | XIN | | | = | 1.0 | - | ΜΩ | | | VRAM | RAM hold voltage | • | During stop mode | | 2.0 | _ | - | V | | <sup>1.</sup> Vcc = 4.2 to 5.5 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), f(XIN) = 20 MHz, unless otherwise specified. Table 5.48 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified.) | Symbol | Parameter | Condition | | | Standar | d | Unit | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|------|------| | , | Parameter | Parameter Condition - | | Min. Typ. | | Max. | Unit | | Icc | Power supply current (Vcc = 3.3 to 5.5 V) Single-chip mode, High-speed clock mode clock mode XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz | - | 10 | 17 | mA | | | | output pins are open, other pins are Vss | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 9 | 15 | mA | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 6 | _ | mA | | | | | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 5 | = | mA | | | | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 4 | - | mA | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 2.5 | _ | mA | | | | High-speed on-chip oscillator | XIN clock off<br>High-speed on-chip oscillator on fOCO = 20 MHz (J version)<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 10 | 15 | mA | | | | mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 20 MHz (J version)<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 4 | - | mA | | | | | XIN clock off<br>High-speed on-chip oscillator on fOCO = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 5.5 | 10 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2.5 | - | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 25 | 75 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 23 | 60 | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 0.8 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 1.2 | _ | μА | | | | | XIN clock off, Topr = 125°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off | - | 4.0 | - | μА | # **Timing Requirements** (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V] Table 5.49 XIN Input | Symbol | Parameter | | Standard | | | |----------|----------------------|----|----------|------|--| | | | | Max. | Unit | | | tc(XIN) | XIN input cycle time | 50 | - | ns | | | twh(xin) | XIN input "H" width | 25 | - | ns | | | twl(XIN) | XIN input "L" width | 25 | - | ns | | Figure 5.27 XIN Input Timing Diagram when Vcc = 5 V Table 5.50 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 100 | - | ns | | | twh(traio) | TRAIO input "H" width | 40 | - | ns | | | tWL(TRAIO) | TRAIO input "L" width | 40 | = | ns | | Figure 5.28 TRAIO Input Timing Diagram when Vcc = 5 V | Table 5. | .51 | Serial | Interface | |----------|-----|--------|-----------| | | | | | | Symbol | Parameter | | Standard | | | |----------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 200 | = | ns | | | tw(ckh) | CLK0 input "H" width | 100 | - | ns | | | tW(CKL) | CLK0 input "L" width | 100 | = | ns | | | td(C-Q) | TXDi output delay time | - | 50 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 50 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.29 Serial Interface Timing Diagram when Vcc = 5 V Table 5.52 External Interrupt INTi (i = 0, 1, 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------------------|----------|------|--| | | | | Max. | Unit | | | tw(INH) | INTi input "H" width | 250 <sup>(1)</sup> | - | ns | | | tw(INL) | INTi input "L" width | 250(2) | = | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. Figure 5.30 External Interrupt INTi Input Timing Diagram when Vcc = 5 V Table 5.53 Electrical Characteristics (3) [Vcc = 3 V] | Symbol | Parameter | | Condition | | Si | Unit | | | | |---------|---------------------|-----------------------------------------------------------------------------------------------|------------------------|---------------|----------------|------|------|-------|--| | Symbol | raid | ametei | Condition | | Min. Typ. Max. | | Max. | Offic | | | Vон | Output "H" voltage | Except XOUT | Iон = -1 mA | | Vcc - 0.5 | = | Vcc | V | | | | | XOUT | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | _ | Vcc | V | | | | | | Drive capacity<br>LOW | Іон = -50 μΑ | Vcc - 0.5 | = | Vcc | V | | | Vol | Output "L" voltage | Except XOUT | IoL = 1 mA | • | _ | - | 0.5 | V | | | | | XOUT | Drive capacity<br>HIGH | IOL = 0.1 mA | = | = | 0.5 | V | | | | | | Drive capacity<br>LOW | IOL = 50 μA | = | _ | 0.5 | V | | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLKO, SSI, SCL,<br>SDA, SSO | | | 0.1 | 0.3 | - | V | | | | | RESET | | | 0.1 | 0.4 | _ | V | | | lін | Input "H" current | 1 | VI = 3 V, Vcc = 3 | V | = | = | 4.0 | μΑ | | | lıL | Input "L" current | | VI = 0 V, Vcc = 3 | V | _ | _ | -4.0 | μΑ | | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 3 | V | 66 | 160 | 500 | kΩ | | | RfXIN | Feedback resistance | XIN | | | _ | 3.0 | - | ΜΩ | | | VRAM | RAM hold voltage | • | During stop mode | Э | 2.0 | - | - | V | | <sup>1.</sup> Vcc = 2.7 to 3.3 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), f(XIN) = 10 MHz, unless otherwise specified. Table 5.54 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified.) | Symbol | Parameter | Parameter Condition | | Standard | | | Unit | |--------|--------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|-------| | Symbol | i alametei | | Condition | Min. | Тур. | Max. | Offic | | Icc | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 6 | - | mA | | | other pins are Vss | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | I | 2 | _ | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | - | 5 | 9 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | I | 2 | _ | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | I | 130 | 300 | μΑ | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 25 | 70 | μΑ | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 23 | 55 | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | 1 | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | | 1.1 | _ | μА | | | | | XIN clock off, Topr = 125°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 3.8 | _ | μА | # **Timing requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V] Table 5.55 XIN Input | Symbol | Parameter | | Standard | | | |----------|----------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(XIN) | XIN input cycle time | 100 | - | ns | | | twh(xin) | XIN input "H" width | 40 | - | ns | | | twl(XIN) | XIN input "L" width | 40 | - | ns | | Figure 5.31 XIN Input Timing Diagram when Vcc = 3 V Table 5.56 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 300 | - | ns | | | twh(traio) | TRAIO input "H" width | 120 | - | ns | | | twl(traio) | TRAIO input "L" width | 120 | = | ns | | Figure 5.32 TRAIO Input Timing Diagram when Vcc = 3 V | Symbol | Parameter | | Standard | | |----------|------------------------|-----|----------|------| | | | | Max. | Unit | | tc(CK) | CLK0 input cycle time | 300 | = | ns | | tW(CKH) | CLK0 input "H" width | 150 | - | ns | | tW(CKL) | CLK0 Input "L" width | 150 | - | ns | | td(C-Q) | TXDi output delay time | = | 80 | ns | | th(C-Q) | TXDi hold time | 0 | - | ns | | tsu(D-C) | RXDi input setup time | 70 | - | ns | | th(C-D) | RXDi input hold time | 90 | - | ns | i = 0 or 1 Figure 5.33 Serial Interface Timing Diagram when Vcc = 3 V Table 5.58 External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input | Symbol | Parameter | | Standard | | |---------|----------------------|--------|----------|------| | Symbol | Falamete | Min. | Max. | Unit | | tW(INH) | INTi input "H" width | 380(1) | _ | ns | | tW(INL) | INTi input "L" width | 380(2) | - | ns | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.34 External Interrupt INTi Input Timing Diagram when Vcc = 3 V # **Package Dimensions** Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website. # REVISION HISTORY # R8C/28 Group, R8C/29 Group Datasheet | | Б. / | Description | | | |------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | Date | Page Summary | | | | 0.10 | Nov 14, 2005 | _ | First Edition issued | | | 0.30 | Feb 28, 2006 | all pages | "J, K version" added | | | | | 1 | 1.1 Applications revised | | | | | 2 | Table 1.1 Functions and Specifications for R8C/28 Group revised | | | | | 3 | Table 1.2 Functions and Specifications for R8C/29 Group revised | | | | | 4 | Figure 1.1 Block Diagram; NOTE3 added | | | | | 5 | Table 1.3 Product Information for R8C/28 Group and Figure 1.2 Type Number, Memory Size, and Package of R8C/28 Group revised | | | | | 6 | Table 1.4 Product Information for R8C/29 Group and Figure 1.3 Type<br>Number, Memory Size, and Package of R8C/29 Group revised | | | | | 7 | Figure 1.4 Pin Assignments (Top View); NOTE3 added | | | | | 8 | Table 1.5 Pin Functions revised | | | | | 9 | Table 1.6 Pin Name Information by Pin Number; "XOUT" $\to$ "XOUT/XCOUT", "XIN" $\to$ "XIN/XCIN" revised and NOTE2 added | | | | | 13 | Figure 3.1 Memory Map of R8C/28 Group;<br>"R5F21284JSP, R5F21284KSP" added | | | | | 14 | Figure 3.2 Memory Map of R8C/29 Group;<br>"R5F21294JSP, R5F21294KSP" added | | | | | 15 | Table 4.1 SFR Information (1); NOTE6 added | | | | | 18 | Table 4.4 SFR Information (4);<br>00FEh: "DRR" → "P1DRR" symbol name revised | | | | | 22 to 66 | 5. Electrical Characteristics added | | | 0.40 | Mar 29, 2006 | 2 | Table 1.1 Functions and Specifications for R8C/28 Group revised | | | | | 3 | Table 1.2 Functions and Specifications for R8C/29 Group revised | | | | | 15 | Table 4.1 SFR Information (1); - 0032h, 0036h, 0038h revised | | | | | | - NOTES 2 to 6 revised and NOTES 7 to 8 added | | | | | 19 | Table 4.5 SFR Information (5); NOTE2 added | | | 0.50 | Apr 27, 2006 | 18 | Table 4.4; 00FDh: revised | | | | | 46 | Table 5.35; System clock Conditions: revised | | | 1.00 | Nov 08, 2006 | All pages | "PRELIMINARY" deleted | | | | | 1 | 1 "J and K versions are under developmentnotice." added | | | | | 2 | Table 1.1 revised | | | | | 3 | Table 1.2 revised | | | | | 4 | Figure 1.1 revised | | | | | 5 | Table 1.3 revised | | | | 6 Table 1.4 revised | | Table 1.4 revised | | | Rev. | Doto | | Description | | | | |------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Nev. | Date | Page | Summary | | | | | 1.00 | Nov 08, 2006 | 15 | Table 4.1; • "0000h to 003Fh" → "0000h to 002Fh" revised • 000Fh: "000XXXXXb" → "00X11111b" revised • 001Ch: "00h" → "00h, 10000000b" revised • 0029h: "High-Speed On-Chip Oscillator Control Register 4, FRA4, When shipping" added • 002Bh: "High-Speed On-Chip Oscillator Control Register 6, FRA6, When shipping" added • NOTE2 revised, NOTE3 added | | | | | | | 16 | Table 4.2; "0040h to 007Fh" → "0030h to 007Fh" revised | | | | | | | 18 | Table 4.4; 00E1h, 00E5h, 00E8h "XXh" → "00h" revised | | | | | | | 22 | Table 5.2 revised | | | | | | | 23 | Figure 5.1 figure title revised | | | | | | | 24 | Table 5.4 revised | | | | | | | 25 | Table 5.5 revised | | | | | | | 26 | Figure 5.2 figure title revised and Table 5.7 NOTE4 added | | | | | | | 27 | Table 5.9 revised, Figure 5.3 revised | | | | | | | 28 | Table 5.10, Table 5.11revised | | | | | | | 34 | Table 5.15 revised | | | | | | | 35 | Table 5.16 revised | | | | | | | 36 | Table 5.17 revised | | | | | | | 39 | Table 5.22 revised | | | | | | | 40 | Table 5.23 revised | | | | | | | 44 | Table 5.29 revised | | | | | | | 47 | 5.2 "J and K versions are under developmentnotice." added Table 5.34, Table 5.35 revised | | | | | | | 48 | Table 5.36 revised, Figure 5.20 figure title revised | | | | | | | 51 | Figure 5.21 figure title revised | | | | | | | 52 | Table 5.41, Figure 5.22 revised | | | | | | | 53 | Table 5.42, Table 5.43 revised | | | | | | | 59 | Table 5.47 revised | | | | | | | 60 | Table 5.48 revised | | | | | | | 63 | Table 5.53 revised | | | | | | | 64 | Table 5.54 revised | | | | | | | 67 | Package Dimensions; "Diagrams showing the latestwebsite." added | | | | | 1.10 | May 17, 2007 | 2 | Table 1.1 revised | | | | | | | 3 | Table 1.2 revised | | | | | | | 5 | Table 1.3 and Figure 1.2 revised | | | | | | | 6 | Table 1.4 and Figure 1.3 revised | | | | | | | 7 | Figure 1.4 NOTE4 added | | | | # **REVISION HISTORY** # R8C/28 Group, R8C/29 Group Datasheet | Rev. | Date | Description | | | |-------|--------------|-------------|-----------------------------------------------------------------------------------------------------------|--| | Nev. | Date | Page | Summary | | | 1.10 | May 17, 2007 | 13 | Figure 3.1 revised | | | | | 14 | Figure 3.2 revised | | | | | 18 | Table 4.4 NOTE2 added | | | | | 28 | Table 20.10 revised | | | | | 51 | Table 20.39 NOTE4 added | | | | | 53 | Table 20.42 revised | | | 1.20a | Jun 11, 2007 | 1 | "J and K versions are under development. Specifications may be changed without prior notice." deleted | | | | | 5, 6 | Table 1.3 and Table 1.4 "(D): Under development" and NOTE1 deleted | | | | | 47 | 5.2 "J and K versions are under development. Specifications may be changed without prior notice." deleted | | | 2.00 | Mar 14, 2008 | 5 | Table 1.3, Figure 1.2 revised | | | | | 6 | Table 1.4, Figure 1.3 revised | | | | | 13, 14 | Figure 3.1, Figure 3.2 revised | | | | | 15 | Table 4.1 "002Ch" added | | | | | 16 | Table 4.2 "0036h"; J, K version "0100X000b" → "0100X001b" | | | | | 22, 47 | Table 5.2, Table 5.35; NOTE2 revised | | | | | 28 | Table 5.10 revised, NOTE4 added | | | 2.10 | Sep 26, 2008 | _ | "RENESAS TECHNICAL UP DATE" reflected: TN-16C-A172A/E | | | | | 24, 49 | Table 5.4, Table 5.37 NOTE2, NOTE4 revised | | | | | 25, 50 | Table 5.5, Table 5.38 NOTE2, NOTE5 revised | | | | | 51 | Table 5.39 Parameter: Voltage monitor 1 reset generation time added NOTE5 added | | | | | | Table 5.40 revised | | | | | 52 | Table 5.41 revised | | | | | | Figure 5.22 revised | | | | | | | | All trademarks and registered trademarks are the property of their respective owners. Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the development of the development of the development of the procedure of the development de # **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. ### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510