# Freescale Semiconductor Technical Data Document Number: MPC8323EEC Rev. 4, 09/2010 # MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications This document provides an overview of the MPC8323E PowerQUICC II Pro processor features. The MPC8323E is a cost-effective, highly integrated communications processor that addresses the requirements of several networking applications, including ADSL SOHO and residential gateways, modem/routers, industrial control, and test and measurement applications. The MPC8323E extends current PowerQUICC offerings, adding higher CPU performance, additional functionality, and faster interfaces, while addressing the requirements related to time-to-market, price, power consumption, and board real estate. This document describes the MPC8323E, and unless otherwise noted, the information also applies to the MPC8323, MPC8321E, and MPC8321. To locate published errata or updates for this document, refer to the MPC8323E product summary page on our website listed on the back cover of this document or contact your local Freescale sales office. #### **Contents** | 1. | Overview | |-----|--------------------------------------------| | 2. | Electrical Characteristics | | 3. | Power Characteristics | | 4. | Clock Input Timing | | 5. | RESET Initialization | | 6. | DDR1 and DDR2 SDRAM | | 7. | DUART 19 | | 8. | Ethernet and MII Management | | 9. | Local Bus | | 10. | JTAG 29 | | 11. | $I^2C$ 33 | | 12. | PCI 35 | | 13. | Timers | | 14. | GPIO 38 | | 15. | IPIC 39 | | 16. | SPI | | 17. | TDM/SI | | 18. | UTOPIA 43 | | 19. | HDLC, BISYNC, Transparent, and Synchronous | | | UART | | 20. | USB | | 21. | Package and Pin Listings | | 22. | Clocking 64 | | 23. | Thermal | | 24. | System Design Information | | 25. | Ordering Information | | 26. | Document Revision History 80 | Overview # 1 Overview The MPC8323E incorporates the e300c2 (MPC603e-based) core built on Power Architecture® technology, which includes 16 Kbytes of L1 instruction and data caches, dual integer units, and on-chip memory management units (MMUs). The e300c2 core does not contain a floating point unit (FPU). The MPC8323E also includes a 32-bit PCI controller, four DMA channels, a security engine, and a 32-bit DDR1/DDR2 memory controller. A new communications complex based on QUICC Engine technology forms the heart of the networking capability of the MPC8323E. The QUICC Engine block contains several peripheral controllers and a 32-bit RISC controller. Protocol support is provided by the main workhorses of the device—the unified communication controllers (UCCs). Note that the MPC8321 and MPC8321E do not support UTOPIA. A block diagram of the MPC8323E is shown in Figure 1. Figure 1. MPC8323E Block Diagram Each of the five UCCs can support a variety of communication protocols: 10/100 Mbps Ethernet, serial ATM, HDLC, UART, and BISYNC—and, in the MPC8323E and MPC8323, multi-PHY ATM and ATM support for up to OC-3 speeds. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### NOTE The QUICC Engine block can also support a UTOPIA level 2 capable of supporting 31 multi-PHY (MPC8323E- and MPC8323-specific). The MPC8323E security engine (SEC 2.2) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms. In summary, the MPC8323E family provides users with a highly integrated, fully programmable communications processor. This helps ensure that a low-cost system solution can be quickly developed and offers flexibility to accommodate new standards and evolving system requirements. ## 1.1 MPC8323E Features Major features of the MPC8323E are as follows: - High-performance, low-power, and cost-effective single-chip data-plane/control-plane solution for ATM or IP/Ethernet packet processing (or both). - MPC8323E QUICC Engine block offers a future-proof solution for next generation designs by supporting programmable protocol termination and network interface termination to meet evolving protocol standards. - Single platform architecture supports the convergence of IP packet networks and ATM networks. - DDR1/DDR2 memory controller—one 32-bit interface at up to 266 MHz supporting both DDR1 and DDR2. - An e300c2 core built on Power Architecture technology with 16-Kbyte instruction and data caches, and dual integer units. - Peripheral interfaces such as 32-bit PCI (2.2) interface up to 66-MHz operation, 16-bit local bus interface up to 66-MHz operation, and USB 2.0 (full-/low-speed). - Security engine provides acceleration for control and data plane security protocols. - High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration. ## 1.1.1 Protocols The protocols are as follows: - ATM SAR up to 155 Mbps (OC-3) full duplex, with ATM traffic shaping (ATF TM4.1) - Support for ATM AAL1 structured and unstructured circuit emulation service (CES 2.0) - Support for IMA and ATM transmission convergence sub-layer - ATM OAM handling features compatible with ITU-T I.610 - IP termination support for IPv4 and IPv6 packets including TOS, TTL, and header checksum processing - Extensive support for ATM statistics and Ethernet RMON/MIB statistics - Support for 64 channels of HDLC/transparent MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Overview ## 1.1.2 Serial Interfaces The MPC8323E serial interfaces are as follows: - Support for one UL2 interface with 31 multi-PHY addresses (MPC8323E and MPC8323 only) - Support for up to three 10/100 Mbps Ethernet interfaces using MII or RMII - Support for up to four T1/E1/J1/E3 or DS-3 serial interfaces (TDM) - Support for dual UART and SPI interfaces and a single I<sup>2</sup>C interface # 1.2 QUICC Engine Block The QUICC Engine block is a versatile communications complex that integrates several communications peripheral controllers. It provides on-chip system design for a variety of applications, particularly in communications and networking systems. The QUICC Engine block has the following features: - One 32-bit RISC controller for flexible support of the communications peripherals - Serial DMA channel for receive and transmit on all serial channels - Five universal communication controllers (UCCs) supporting the following protocols and interfaces (not all of them simultaneously): - 10/100 Mbps Ethernet/IEEE 802.3® standard - IP support for IPv4 and IPv6 packets including TOS, TTL, and header checksum processing - ATM protocol through UTOPIA interface (note that the MPC8321 and MPC8321E do not support the UTOPIA interface) - HDLC /transparent up to 70-Mbps full-duplex - HDLC bus up to 10 Mbps - Asynchronous HDLC - UART - BISYNC up to 2 Mbps - QUICC multi-channel controller (QMC) for 64 TDM channels - One UTOPIA interface (UPC1) supporting 31 multi-PHYs (MPC8323E- and MPC8323-specific) - Two serial peripheral interfaces (SPI). SPI2 is dedicated to Ethernet PHY management. - Four TDM interfaces - Thirteen independent baud rate generators and 19 input clock pins for supplying clocks to UCC serial channels - Four independent 16-bit timers that can be interconnected as two 32-bit timers The UCCs are similar to the PowerQUICC II peripherals: SCC (BISYNC, UART, and HDLC bus) and FCC (fast Ethernet, HDLC, transparent, and ATM). # 1.3 Security Engine The security engine is optimized to handle all the algorithms associated with IPSec, IEEE 802.11i<sup>TM</sup> standard, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are: - Data encryption standard execution unit (DEU), supporting DES and 3DES - Advanced encryption standard unit (AESU), supporting AES - Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-256, and HMAC with any algorithm - One crypto-channel supporting multi-command descriptor chains # 1.4 DDR Memory Controller The MPC8323E DDR1/DDR2 memory controller includes the following features: - Single 32-bit interface supporting both DDR1 and DDR2 SDRAM - Support for up to 266-MHz data rate - Support for two ×16 devices - Support for up to 16 simultaneous open pages - Supports auto refresh - On-the-fly power management using CKE - 1.8-/2.5-V SSTL2 compatible I/O - Support for 1 chip select only - FCRAM, ECC, hardware/software calibration, bit deskew, QIN stage, or atomic logic are not supported. ## 1.5 PCI Controller The MPC8323E PCI controller includes the following features: - PCI Specification Revision 2.3 compatible - Single 32-bit data PCI interface operates up to 66 MHz - PCI 3.3-V compatible (not 5-V compatible) - Support for host and agent modes - On-chip arbitration, supporting three external masters on PCI - Selectable hardware-enforced coherency # 1.6 Programmable Interrupt Controller (PIC) The programmable interrupt controller (PIC) implements the necessary functions to provide a flexible solution for general-purpose interrupt control. The PIC programming model is compatible with the MPC8260 interrupt controller, and it supports 8 external and 35 internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 **Electrical Characteristics** # 2 Electrical Characteristics This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8323E. The MPC8323E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. ## 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. ## 2.1.1 Absolute Maximum Ratings Table 1 provides the absolute maximum ratings. Table 1. Absolute Maximum Ratings<sup>1</sup> | Char | acteristic | Symbol | Max Value | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|-------| | Core supply voltage | | V <sub>DD</sub> | -0.3 to 1.26 | V | _ | | PLL supply voltage | | AV <sub>DDn</sub> | -0.3 to 1.26 | V | _ | | DDR1 and DDR2 DRAM I/O voltage | | GV <sub>DD</sub> | -0.3 to 2.75<br>-0.3 to 1.98 | V | _ | | PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, SPI, MII, RMII, MII management, and JTAG I/O voltage | | $OV_{DD}$ | -0.3 to 3.6 | V | _ | | Input voltage | DDR1/DDR2 DRAM signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | 2 | | | DDR1/DDR2 DRAM reference | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | 2 | | | Local bus, DUART, CLKIN, system control and power management, I <sup>2</sup> C, SPI, and JTAG signals | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 3 | | | PCI | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | 5 | | Storage temperature range | • | T <sub>STG</sub> | -55 to 150 | °C | _ | #### Notes: - 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. **Caution:** $MV_{IN}$ must not exceed $GV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences. - 3. Caution: $OV_{IN}$ must not exceed $OV_{DD}$ by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences. # 2.1.2 Power Supply Voltage Specification Table 2 provides the recommended operating conditions for the MPC8323E. Note that these values are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. | Table 2. Recommended Operating Conditions <sup>3</sup> | Table 2. | Recommended | Operating | Conditions <sup>3</sup> | |--------------------------------------------------------|----------|-------------|-----------|-------------------------| |--------------------------------------------------------|----------|-------------|-----------|-------------------------| | Characteristic | Symbol | Recommended<br>Value | Unit | Notes | |---------------------------------------------------------------------------------------------------------|------------------|---------------------------------|------|-------| | Core supply voltage | $V_{DD}$ | 1.0 V ± 50 mV | ٧ | 1 | | PLL supply voltage | AV <sub>DD</sub> | 1.0 V ± 50 mV | V | 1 | | DDR1 and DDR2 DRAM I/O voltage | GV <sub>DD</sub> | 2.5 V ± 125 mV<br>1.8 V ± 90 mV | V | 1 | | PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, SPI, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3 V ± 300 mV | V | 1 | | Junction temperature | $T_A/T_J$ | 0 to 105 | °C | 2 | #### Note: - 1. GV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction. - 2. Minimum temperature is specified with T<sub>A</sub>; maximum temperature is specified with T<sub>J</sub>. - 3. All IO pins should be interfaced with peripherals operating at same voltage level. - 4. This voltage is the input to the filter discussed in Section 24.2, "PLL Power Supply Filtering" and not necessarily the voltage at the AVDD pin, which may be reduced due to voltage drop across the filter. Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8323E 1. $t_{\text{interface}}$ refers to the clock period associated with the bus clock interface. Figure 2. Overshoot/Undershoot Voltage for $GV_{DD}/OV_{DD}$ MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 **Electrical Characteristics** ## 2.1.3 Output Driver Characteristics Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates. **Output Impedance** Supply **Driver Type** Voltage $(\Omega)$ 42 $OV_{DD} = 3.3 V$ Local bus interface utilities signals PCI signals 25 DDR1 signal 18 $GV_{DD} = 2.5 V$ DDR2 signal $GV_{DD} = 1.8 V$ 18 $OV_{DD} = 3.3 V$ DUART, system control, I2C, SPI, JTAG 42 42 $OV_{DD} = 3.3 V$ **Table 3. Output Drive Capability** # 2.1.4 Input Capacitance Specification Table 4 describes the input capacitance for the CLKIN pin in the MPC8323E. **Table 4. Input Capacitance Specification** | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |---------------------------------------------|---------------------|-----|-----|------|-------| | Input capacitance for all pins except CLKIN | C <sub>I</sub> | 6 | 8 | pF | _ | | Input capacitance for CLKIN | C <sub>ICLKIN</sub> | 10 | _ | pF | 1 | #### Note: # 2.2 Power Sequencing GPIO signals The device does not require the core supply voltage $(V_{DD})$ and IO supply voltages $(GV_{DD})$ and $OV_{DD}$ to be applied in any particular order. Note that during power ramp-up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there might be a period of time that all input and output pins are actively driven and cause contention and excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage $(V_{DD})$ before the I/O voltage $(GV_{DD})$ and assert $\overline{PORESET}$ before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V; see Figure 3. Once both the power supplies (I/O voltage and core voltage) are stable, wait for a minimum of 32 clock cycles before negating $\overline{PORESET}$ . Note that there is no specific power down sequence requirement for the device. I/O voltage supplies $(GV_{DD})$ and $OV_{DD}$ do not have any ordering requirements with respect to one another. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 <sup>1.</sup> The external clock generator should be able to drive 10 pF. Figure 3. MPC8323E Power-Up Sequencing Example # 3 Power Characteristics The estimated typical power dissipation for this family of MPC8323E devices is shown in Table 5. **CSB QUICC Engine** Core **Typical** Maximum Unit **Notes** Frequency (MHz) Frequency (MHz) Frequency (MHz) 133 200 266 0.74 1.48 W 1, 2, 3 133 200 333 0.78 1.62 W 1, 2, 3 Table 5. MPC8323E Power Dissipation ## Notes: - 1. The values do not include I/O supply power (OV $_{DD}$ and GV $_{DD}$ ) or AV $_{DD}$ . For I/O power values, see Table 6. - 2. Typical power is based on a nominal voltage of $V_{DD} = 1.0 \text{ V}$ , ambient temperature, and the core running a Dhrystone benchmark application. The measurements were taken on the MPC8323MDS evaluation board using WC process silicon. - 3. Maximum power is based on a voltage of $V_{DD} = 1.07$ V, WC process, a junction $T_J = 110$ °C, and an artificial smoke test. Table 6 shows the estimated typical I/O power dissipation for the device. Table 6. Estimated Typical I/O Power Dissipation | Interface | Parameter | GV <sub>DD</sub> (1.8 V) | GV <sub>DD</sub> (2.5 V) | OV <sub>DD</sub> (3.3 V) | Unit | Comments | |------------------------------------------------------------------------------------|----------------------|--------------------------|--------------------------|--------------------------|------|----------| | DDR I/O 65% utilization 2.5 V $R_s = 20 \Omega$ $R_t = 50 \Omega$ 1 pair of clocks | 266 MHz, 1 × 32 bits | 0.212 | 0.367 | I | W | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **Clock Input Timing** Table 6. Estimated Typical I/O Power Dissipation (continued) | Local bus I/O<br>load = 25 pF<br>1 pair of clocks | 66 MHz, 32 bits | _ | _ | 0.12 | W | _ | |---------------------------------------------------|----------------------|---|---|-------|---|----------------------------| | PCI I/O load = 30 pF | 66 MHz, 32 bits | _ | _ | 0.057 | W | _ | | QUICC Engine block and | UTOPIA 8-bit 31 PHYs | _ | _ | 0.041 | W | Multiply by | | other I/Os | TDM serial | _ | _ | 0.001 | W | number of interfaces used. | | | TDM nibble | _ | _ | 0.004 | W | | | | HDLC/TRAN serial | _ | _ | 0.003 | W | | | | HDLC/TRAN nibble | _ | _ | 0.025 | W | | | | DUART | _ | _ | 0.017 | W | | | | MIIs | _ | _ | 0.009 | W | | | | RMII | _ | _ | 0.009 | W | | | | Ethernet management | _ | _ | 0.002 | W | | | | USB | _ | _ | 0.001 | W | | | | SPI | _ | _ | 0.001 | W | | | | Timer output | _ | _ | 0.002 | W | | #### NOTE $AV_{DD}n$ (1.0 V) is estimated to consume 0.05 W (under normal operating conditions and ambient temperature). # 4 Clock Input Timing This section provides the clock input DC and AC electrical characteristics for the MPC8323E. #### **NOTE** The rise/fall time on QUICC Engine input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of VCC; fall time refers to transitions from 90% to 10% of VCC. ## 4.1 DC Electrical Characteristics Table 7 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8323E. **Table 7. CLKIN DC Electrical Characteristics** | Parameter | Condition | Symbol | Min | Max | Unit | |--------------------|-----------|-----------------|------|------------------------|------| | Input high voltage | _ | V <sub>IH</sub> | 2.7 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | V <sub>IL</sub> | -0.3 | 0.4 | V | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 | Table 7. CLKIN DC Electrical Characteristics (co | |--------------------------------------------------| |--------------------------------------------------| | CLKIN input current | $0 \text{ V} \leq V_{IN} \leq OV_{DD}$ | I <sub>IN</sub> | _ | ±5 | μΑ | |---------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|---|-----|----| | PCI_SYNC_IN input current | $\begin{array}{c} 0 \ V \leq V_{IN} \leq 0.5 \ V \ or \\ OV_{DD} - 0.5 \ V \leq V_{IN} \leq OV_{DD} \end{array}$ | I <sub>IN</sub> | - | ±5 | μΑ | | PCI_SYNC_IN input current | $0.5 \text{ V} \le \text{V}_{\text{IN}} \le \text{OV}_{\text{DD}} - 0.5 \text{ V}$ | I <sub>IN</sub> | _ | ±50 | μА | ## 4.2 AC Electrical Characteristics The primary clock source for the MPC8323E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 8 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the MPC8323E. **Table 8. CLKIN AC Timing Specifications** | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------|--------------------------------------|-----|---------|-------|------|-------| | CLKIN/PCI_CLK frequency | f <sub>CLKIN</sub> | 25 | _ | 66.67 | MHz | 1 | | CLKIN/PCI_CLK cycle time | t <sub>CLKIN</sub> | 15 | _ | _ | ns | _ | | CLKIN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 0.8 | 4 | ns | 2 | | PCI_CLK rise and fall time | t <sub>PCH</sub> , t <sub>PCL</sub> | 0.6 | 0.8 | 1.2 | ns | 2 | | CLKIN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40 | _ | 60 | % | 3 | | CLKIN/PCI_CLK jitter | _ | _ | _ | ±150 | ps | 4, 5 | #### Notes: - 1. **Caution:** The system, core, security, and QUICC Engine block must not exceed their respective maximum or minimum operating frequencies. - 2. Rise and fall times for CLKIN/PCI CLK are measured at 0.4 and 2.7 V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter. # 5 RESET Initialization This section describes the AC electrical specifications for the reset initialization timing requirements of the MPC8323E. Table 9 provides the reset initialization AC timing specifications for the reset component(s). **Table 9. RESET Initialization Timing Specifications** | Parameter/Condition | Min | Max | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------| | Required assertion time of HRESET or SRESET (input) to activate reset flow | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Required assertion time of PORESET with stable clock applied to CLKIN when the MPC8323E is in PCI host mode | 32 | _ | t <sub>CLKIN</sub> | 2 | | Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the MPC8323E is in PCI agent mode | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **RESET Initialization** Table 9. RESET Initialization Timing Specifications (continued) | Parameter/Condition | Min | Max | Unit | Notes | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------| | HRESET/SRESET assertion (output) | 512 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET negation to SRESET negation (output) | 16 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8323E is in PCI host mode | 4 | _ | t <sub>CLKIN</sub> | 2 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8323E is in PCI agent mode | 4 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input hold time for POR config signals with respect to negation of HRESET | 0 | _ | ns | _ | | Time for the MPC8323E to turn off POR configuration signals with respect to the assertion of $\overline{\text{HRESET}}$ | | 4 | ns | 3 | | Time for the MPC8323E to turn on POR configuration signals with respect to the negation of HRESET | 1 | _ | t <sub>PCI_SYNC_IN</sub> | 1, 3 | #### Notes: - 1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the MPC8323E is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the MPC8323E PowerQUICC II Pro Integrated Communications Processor Reference Manual for more details. - 2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is only valid when the MPC8323E is in PCI host mode. See the MPC8323E PowerQUICC II Pro Integrated Communications Processor Reference Manual for more details. - 3. POR configuration signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV. Table 10 provides the PLL lock times. **Table 10. PLL Lock Times** | Parameter/Condition | | Max | Unit | Notes | |---------------------|---|-----|------|-------| | PLL lock times | _ | 100 | μs | _ | # 5.1 Reset Signals DC Electrical Characteristics Table 11 provides the DC electrical characteristics for the MPC8323E reset signals mentioned in Table 9. **Table 11. Reset Signals DC Electrical Characteristics** | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |---------------------|-----------------|----------------------------|------|------------------------|------|-------| | Output high voltage | V <sub>OH</sub> | $I_{OH} = -6.0 \text{ mA}$ | 2.4 | _ | V | 1 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | _ | 0.5 | V | 1 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | 1 | | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Table 11. Reset Signals DC Electrical Characteristics (continued) | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |----------------|-----------------|---------------------------------|-----|-----|------|-------| | Input current | I <sub>IN</sub> | $0\ V \leq V_{IN} \leq OV_{DD}$ | _ | ±5 | μΑ | _ | #### Note: # 6 DDR1 and DDR2 SDRAM This section describes the DC and AC electrical specifications for the DDR1 and DDR2 SDRAM interface of the MPC8323E. Note that DDR1 SDRAM is $Dn_GV_{DD}(typ) = 2.5 \text{ V}$ and DDR2 SDRAM is $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ . The AC electrical specifications are the same for DDR1 and DDR2 SDRAM. ## 6.1 DDR1 and DDR2 SDRAM DC Electrical Characteristics Table 12 provides the recommended operating conditions for the DDR2 SDRAM component(s) of the MPC8323E when $Dn_{DD}(typ) = 1.8 \text{ V}$ . Table 12. DDR2 SDRAM DC Electrical Characteristics for $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-----------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | Dn_GV <sub>DD</sub> | 1.71 | 1.89 | V | 1 | | I/O reference voltage | MVREFn <sub>REF</sub> | 0.49 × D <i>n</i> _GV <sub>DD</sub> | 0.51 × D <i>n</i> _GV <sub>DD</sub> | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MVREFn <sub>REF</sub> – 0.04 | MVREFn <sub>REF</sub> + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | MVREFn <sub>REF</sub> + 0.125 | Dn_GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | MVREFn <sub>REF</sub> - 0.125 | V | _ | | Output leakage current | l <sub>OZ</sub> | -9.9 | 9.9 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.35 V) | I <sub>OH</sub> | -13.4 | _ | mA | _ | | Output low current (V <sub>OUT</sub> = 0.280 V) | l <sub>OL</sub> | 13.4 | _ | mA | _ | #### Notes: - 1. $Dn_{\rm C}V_{\rm DD}$ is expected to be within 50 mV of the DRAM $Dn_{\rm C}V_{\rm DD}$ at all times. - 2. MVREF $n_{REF}$ is expected to be equal to $0.5 \times Dn_{GV_{DD}}$ , and to track $Dn_{GV_{DD}}$ DC variations as measured at the receiver. Peak-to-peak noise on MVREF $n_{REF}$ may not exceed $\pm 2\%$ of the DC value. - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF $n_{REF}$ . This rail should track variations in the DC level of MVREF $n_{REF}$ . - 4. Output leakage is measured with all outputs disabled, 0 V $\leq$ V<sub>OUT</sub> $\leq$ Dn\_GV<sub>DD</sub>. Table 13 provides the DDR2 capacitance when $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ . Table 13. DDR2 SDRAM Capacitance for $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-----------------------------------|-----------------|-----|-----|------|-------| | Input/output capacitance: DQ, DQS | C <sub>IO</sub> | 6 | 8 | pF | 1 | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 <sup>1.</sup> This specification applies when operating from 3.3 V supply. #### **DDR1 and DDR2 SDRAM** ## Table 13. DDR2 SDRAM Capacitance for $Dn_GV_{DD}(typ) = 1.8 V$ | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | ] | |-----------------------------------------|------------------|---|-----|----|---|---| |-----------------------------------------|------------------|---|-----|----|---|---| #### Note: 1. This parameter is sampled. $Dn_GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, $T_A = 25 \,^{\circ}\text{C}$ , $V_{OUT} = Dn_GV_{DD} \div 2$ , $V_{OUT}$ (peak-to-peak) = 0.2 V. Table 14 provides the recommended operating conditions for the DDR1 SDRAM component(s) of the MPC8323E when $Dn_GV_{DD}(typ) = 2.5 \text{ V}$ . Table 14. DDR1 SDRAM DC Electrical Characteristics for Dn\_GV<sub>DD</sub>(typ) = 2.5 V | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-------------------------------------------------|-----------------------|-------------------------------------|-------------------------------------|------|-------| | I/O supply voltage | Dn_GV <sub>DD</sub> | 2.375 | 2.625 | V | 1 | | I/O reference voltage | MVREF <sub>nREF</sub> | 0.49 × D <i>n</i> _GV <sub>DD</sub> | 0.51 × D <i>n</i> _GV <sub>DD</sub> | V | 2 | | I/O termination voltage | V <sub>TT</sub> | MVREFn <sub>REF</sub> – 0.04 | MVREFn <sub>REF</sub> + 0.04 | V | 3 | | Input high voltage | V <sub>IH</sub> | MVREFn <sub>REF</sub> + 0.15 | D <i>n</i> _GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | MVREFn <sub>REF</sub> – 0.15 | V | _ | | Output leakage current | l <sub>OZ</sub> | -9.9 | -9.9 | μΑ | 4 | | Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub> | -16.2 | _ | mA | _ | | Output low current (V <sub>OUT</sub> = 0.35 V) | I <sub>OL</sub> | 16.2 | _ | mA | _ | #### Notes: - 1. $Dn_{GV_{DD}}$ is expected to be within 50 mV of the DRAM $Dn_{GV_{DD}}$ at all times. - 2. MVREF $n_{REF}$ is expected to be equal to $0.5 \times Dn_{Q}$ and to track $Dn_{Q}$ DC variations as measured at the receiver. Peak-to-peak noise on MVREF $n_{REF}$ may not exceed ±2% of the DC value. - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to $MVREFn_{REF}$ . This rail should track variations in the DC level of $MVREFn_{REF}$ . - 4. Output leakage is measured with all outputs disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{D}n\_\text{GV}_{\text{DD}}$ . Table 15 provides the DDR1 capacitance $Dn_GV_{DD}(typ) = 2.5 \text{ V}$ . Table 15. DDR1 SDRAM Capacitance for $Dn_GV_{DD}(typ) = 2.5 \text{ V Interface}$ | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |-----------------------------------------|------------------|-----|-----|------|-------| | Input/output capacitance: DQ,DQS | C <sub>IO</sub> | 6 | 8 | pF | 1 | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | #### Note: 1. This parameter is sampled. $Dn_GV_{DD} = 2.5 \text{ V} \pm 0.125 \text{ V}$ , f = 1 MHz, $T_A = 25^{\circ} \text{ C}$ , $V_{OUT} = Dn_GV_{DD} \div 2$ , $V_{OUT}$ (peak-to-peak) = 0.2 V. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## 6.2 DDR1 and DDR2 SDRAM AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR1 and DDR2 SDRAM interface. # 6.2.1 DDR1 and DDR2 SDRAM Input AC Timing Specifications Table 16 provides the input AC timing specifications for the DDR2 SDRAM ( $Dn_GV_{DD}(typ) = 1.8 \text{ V}$ ). ### Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface At recommended operating conditions with $Dn_GV_{DD}$ of 1.8 ± 5%. | Parameter | Symbol | Min | Мах | Unit | Notes | |-----------------------|-----------------|------------------------------|------------------------------|------|-------| | AC input low voltage | $V_{IL}$ | _ | MVREFn <sub>REF</sub> – 0.25 | V | _ | | AC input high voltage | V <sub>IH</sub> | MVREFn <sub>REF</sub> + 0.25 | _ | V | | Table 17 provides the input AC timing specifications for the DDR1 SDRAM ( $Dn_GV_{DD}(typ) = 2.5 \text{ V}$ ). #### Table 17. DDR1 SDRAM Input AC Timing Specifications for 2.5 V Interface At recommended operating conditions with $Dn_GV_{DD}$ of 2.5 ± 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------|-----------------|------------------------------|------------------------------|------|-------| | AC input low voltage | V <sub>IL</sub> | _ | MVREFn <sub>REF</sub> – 0.31 | V | _ | | AC input high voltage | V <sub>IH</sub> | MVREFn <sub>REF</sub> + 0.31 | _ | V | _ | Table 18 provides the input AC timing specifications for the DDR1 and DDR2 SDRAM interface. ## Table 18. DDR1 and DDR2 SDRAM Input AC Timing Specifications At recommended operating conditions with $Dn_GV_{DD}$ of (1.8 or 2.5 V) $\pm$ 5%. | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------|---------------------|-------|------|------|-------| | Controller skew for MDQS—MDQ/MDM | t <sub>CISKEW</sub> | | | ps | 1, 2 | | 266 MHz | | -750 | 750 | | | | 200 MHz | | -1250 | 1250 | | | #### Notes: - 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget. - 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> = ±(T/4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **DDR1 and DDR2 SDRAM** Figure 4 shows the input timing diagram for the DDR controller. Figure 4. DDR Input Timing Diagram # 6.2.2 DDR1 and DDR2 SDRAM Output AC Timing Specifications Table 19 provides the output AC timing specifications for the DDR1 and DDR2 SDRAM interfaces. Table 19. DDR1 and DDR2 SDRAM Output AC Timing Specifications At recommended operating conditions with D $n_{\rm DD}$ of (1.8 or 2.5 V) $\pm$ 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------|---------------------|------------|-----|------|-------| | MCK cycle time, (MCK/MCK crossing) | t <sub>MCK</sub> | 7.5 | 10 | ns | 2 | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | | | ns | 3 | | 266 MHz<br>200 MHz | | 2.5<br>3.5 | _ | | | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | | | ns | 3 | | 266 MHz | | 2.5 | _ | | | | 200 MHz | | 3.5 | _ | | | | MCS output setup with respect to MCK | t <sub>DDKHCS</sub> | | | ns | 3 | | 266 MHz | | 2.5 | _ | | | | 200 MHz | | 3.5 | _ | | | | MCS output hold with respect to MCK | t <sub>DDKHCX</sub> | | | ns | 3 | | 266 MHz | | 2.5 | _ | | | | 200 MHz | | 3.5 | | | | | MCK to MDQS Skew | t <sub>DDKHMH</sub> | -0.6 | 0.6 | ns | 4 | #### Table 19. DDR1 and DDR2 SDRAM Output AC Timing Specifications (continued) At recommended operating conditions with $Dn_GV_{DD}$ of (1.8 or 2.5 V) $\pm$ 5%. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------|----------------------------------------------|-----------------------------|-----------------------------|------|-------| | MDQ/MDM output setup with respect to MDQS | t <sub>DDKHDS</sub> ,<br>t <sub>DDKLDS</sub> | | | ns | 5 | | 266 MHz | | 0.9 | _ | | | | 200 MHz | | 1.0 | _ | | | | MDQ/MDM output hold with respect to MDQS | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | | | ps | 5 | | 266 MHz | | 1100 | _ | | | | 200 MHz | | 1200 | _ | | | | MDQS preamble start | t <sub>DDKHMP</sub> | $-0.5 \times t_{MCK} - 0.6$ | $-0.5 \times t_{MCK} + 0.6$ | ns | 6 | | MDQS epilogue end | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns | 6 | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V. - ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the Clock Control register is set to adjust the memory clocks by 1/2 applied cycle. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8323E PowerQUICC II Pro Integrated Communications Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits. - 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. - 6. All outputs are referenced to the rising edge of MCK(n) at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1. #### **DDR1 and DDR2 SDRAM** Figure 5 shows the DDR SDRAM output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>). Figure 5. Timing Diagram for t<sub>DDKHMH</sub> Figure 6 shows the DDR1 and DDR2 SDRAM output timing diagram. Figure 6. DDR1 and DDR2 SDRAM Output Timing Diagram MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## 7 DUART This section describes the DC and AC electrical specifications for the DUART interface of the MPC8323E. ## 7.1 DUART DC Electrical Characteristics Table 20 provides the DC electrical characteristics for the DUART interface of the MPC8323E. **Table 20. DUART DC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage OV <sub>DD</sub> | V <sub>IL</sub> | -0.3 | 0.8 | V | | High-level output voltage, I <sub>OH</sub> = -100 μA | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | _ | V | | Low-level output voltage, I <sub>OL</sub> = 100 μA | V <sub>OL</sub> | _ | 0.2 | V | | Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) <sup>1</sup> | I <sub>IN</sub> | _ | ±5 | μА | #### Note # 7.2 DUART AC Electrical Specifications Table 21 provides the AC timing parameters for the DUART interface of the MPC8323E. **Table 21. DUART AC Timing Specifications** | Parameter | Value | Unit | Notes | |-------------------|-------------|------|-------| | Minimum baud rate | 256 | baud | | | Maximum baud rate | > 1,000,000 | baud | 1 | | Oversample rate | 16 | _ | 2 | #### Notes: - 1. Actual attainable baud rate is limited by the latency of interrupt processing. - 2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. # 8 Ethernet and MII Management This section provides the AC and DC electrical characteristics for Ethernet and MII management. # 8.1 Ethernet Controller (10/100 Mbps)—MII/RMII Electrical Characteristics The electrical characteristics specified here apply to all MII (media independent interface) and RMII (reduced media independent interface), except MDIO (management data input/output) and MDC MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 <sup>1.</sup> Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2. #### **Ethernet and MII Management** (management data clock). The MII and RMII are defined for 3.3 V. The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics." ## 8.1.1 DC Electrical Characteristics All MII and RMII drivers and receivers comply with the DC parametric attributes specified in Table 22. Table 22. MII and RMII DC Electrical Characteristics | Parameter | Symbol | Conditions | | Min | Max | Unit | |----------------------|------------------|----------------------------|------------------------------------------|------|------------------------|------| | Supply voltage 3.3 V | OV <sub>DD</sub> | _ | _ | 2.97 | 3.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -4.0 \text{ mA}$ | OV <sub>DD</sub> = Min | 2.40 | OV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4.0 mA | OV <sub>DD</sub> = Min | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | _ | -0.3 | 0.90 | V | | Input current | I <sub>IN</sub> | 0 V ≤ V <sub>IN</sub> | $_{\text{I}} \leq \text{OV}_{\text{DD}}$ | _ | ±5 | μΑ | # 8.2 MII and RMII AC Timing Specifications The AC timing specifications for MII and RMII are presented in this section. # 8.2.1 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. # 8.2.1.1 MII Transmit AC Timing Specifications Table 23 provides the MII transmit AC timing specifications. ## **Table 23. MII Transmit AC Timing Specifications** At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |-------------------------------------------------|-------------------------------------|-----|---------|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise time | t <sub>MTXR</sub> | 1.0 | _ | 4.0 | ns | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### Table 23. MII Transmit AC Timing Specifications (continued) At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |-----------------------------|---------------------|-----|---------|-----|------| | TX_CLK data clock fall time | t <sub>MTXF</sub> | 1.0 | 1 | 4.0 | ns | #### Note: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). Figure 7 shows the MII transmit AC timing diagram. Figure 7. MII Transmit AC Timing Diagram ## 8.2.1.2 MII Receive AC Timing Specifications Table 24 provides the MII receive AC timing specifications. #### **Table 24. MII Receive AC Timing Specifications** At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |---------------------------------------------|---------------------|------|---------|-----|------| | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> | _ | 400 | _ | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | _ | 40 | _ | ns | | RX_CLK duty cycle | $t_{MRXH}/t_{MRX}$ | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10.0 | | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10.0 | | 1 | ns | | RX_CLK clock rise time | t <sub>MRXR</sub> | 1.0 | _ | 4.0 | ns | #### **Ethernet and MII Management** #### Table 24. MII Receive AC Timing Specifications (continued) At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |------------------------|---------------------|-----|---------|-----|------| | RX_CLK clock fall time | t <sub>MRXF</sub> | 1.0 | _ | 4.0 | ns | #### Note: 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)(reference)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{MRDVKH}$ symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{MRX}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{MRDXKL}$ symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the $t_{MRX}$ clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of $t_{MRX}$ represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). ## Figure 8 provides the AC test load. Figure 8. AC Test Load Figure 9 shows the MII receive AC timing diagram. Figure 9. MII Receive AC Timing Diagram # 8.2.2 RMII AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## 8.2.2.1 RMII Transmit AC Timing Specifications Table 23 provides the RMII transmit AC timing specifications. ## **Table 25. RMII Transmit AC Timing Specifications** At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |------------------------------------------------------------------------|-------------------------------------|-----|---------|-----|------| | REF_CLK clock | t <sub>RMX</sub> | _ | 20 | _ | ns | | REF_CLK duty cycle | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35 | _ | 65 | % | | REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTKHDX</sub> | 2 | _ | 10 | ns | | REF_CLK data clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub> | 1.0 | _ | 4.0 | ns | | REF_CLK data clock fall V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>RMXF</sub> | 1.0 | 1 | 4.0 | ns | #### Note: 1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). Figure 10 shows the RMII transmit AC timing diagram. Figure 10. RMII Transmit AC Timing Diagram # 8.2.2.2 RMII Receive AC Timing Specifications Table 24 provides the RMII receive AC timing specifications. ## **Table 26. RMII Receive AC Timing Specifications** At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |-------------------------------------------------------------------|-------------------------------------|-----|---------|-----|------| | REF_CLK clock period | t <sub>RMX</sub> | _ | 20 | _ | ns | | REF_CLK duty cycle | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35 | _ | 65 | % | | RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK | t <sub>RMRDVKH</sub> | 4.0 | _ | _ | ns | | RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK | t <sub>RMRDXKH</sub> | 2.0 | _ | _ | ns | | REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub> | 1.0 | _ | 4.0 | ns | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **Ethernet and MII Management** #### Table 26. RMII Receive AC Timing Specifications (continued) At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | |------------------------------------------------------------------------|---------------------|-----|---------|-----|------| | REF_CLK clock fall time V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>RMXF</sub> | 1.0 | 1 | 4.0 | ns | #### Note: 1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). Figure 11 provides the AC test load. Figure 11. AC Test Load Figure 12 shows the RMII receive AC timing diagram. Figure 12. RMII Receive AC Timing Diagram # 8.3 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for MII, and RMII are specified in Section 8.1, "Ethernet Controller (10/100 Mbps)—MII/RMII Electrical Characteristics." MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 # 8.3.1 MII Management DC Electrical Characteristics MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 27. Table 27. MII Management DC Electrical Characteristics When Powered at 3.3 V | Parameter | Symbol | Conditions | | Min | Max | Unit | |------------------------|------------------|----------------------------|------------------------|------|------------------------|------| | Supply voltage (3.3 V) | OV <sub>DD</sub> | _ | | 2.97 | 3.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ | OV <sub>DD</sub> = Min | 2.10 | OV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | OV <sub>DD</sub> = Min | GND | 0.50 | V | | Input high voltage | V <sub>IH</sub> | _ | _ | 2.00 | _ | V | | Input low voltage | $V_{IL}$ | _ | | _ | 0.80 | V | | Input current | I <sub>IN</sub> | 0 V ≤ V <sub>II</sub> | $_{N} \le OV_{DD}$ | _ | ±5 | μΑ | ## 8.3.2 MII Management AC Electrical Specifications Table 28 provides the MII management AC timing specifications. #### **Table 28. MII Management AC Timing Specifications** At recommended operating conditions with $OV_{DD}$ is 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Typical | Max | Unit | Notes | |----------------------------|---------------------|-----|---------|-----|------|-------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | _ | | MDC period | t <sub>MDC</sub> | _ | 400 | _ | ns | _ | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 70 | ns | _ | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | _ | | MDC fall time | t <sub>MDHF</sub> | _ | _ | 10 | ns | _ | #### Note: <sup>1.</sup> The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). **Local Bus** Figure 13 shows the MII management AC timing diagram. Figure 13. MII Management Interface Timing Diagram # 9 Local Bus This section describes the DC and AC electrical specifications for the local bus interface of the MPC8323E. ## 9.1 Local Bus DC Electrical Characteristics Table 29 provides the DC electrical characteristics for the local bus interface. **Table 29. Local Bus DC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |------------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | High-level output voltage, I <sub>OH</sub> = -100 μA | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _ | V | | Low-level output voltage, $I_{OL} = 100 \mu A$ | V <sub>OL</sub> | _ | 0.2 | V | | Input current | I <sub>IN</sub> | _ | ±5 | μΑ | # 9.2 Local Bus AC Electrical Specifications Table 30 describes the general timing parameters of the local bus interface of the MPC8323E. **Table 30. Local Bus General Timing Parameters** | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------------------|----------------------|-----|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 15 | _ | ns | 2 | | Input setup to local bus clock (LCLKn) | t <sub>LBIVKH</sub> | 7 | _ | ns | 3, 4 | | Input hold from local bus clock (LCLKn) | t <sub>LBIXKH</sub> | 1.0 | _ | ns | 3, 4 | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _ | ns | 5 | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 | Table 30 | Local Bus | General Ti | ming Pa | rameters ( | continued) | |-----------|-----------|------------|-------------|--------------|-------------------------| | iabie 30. | Lucai Dus | General II | IIIIIII F a | iailieteis ( | continu <del>c</del> a, | | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------------------------------------|----------------------|-----|-----|------|-------| | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3 | _ | ns | 6 | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | _ | ns | 7 | | Local bus clock (LCLKn) to output valid | t <sub>LBKHOV</sub> | _ | 3 | ns | 3 | | Local bus clock (LCLKn) to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | _ | 4 | ns | 8 | | Local bus clock (LCLKn) duty cycle | t <sub>LBDC</sub> | 47 | 53 | % | _ | | Local bus clock (LCLKn) jitter specification | t <sub>LBRJ</sub> | _ | 400 | ps | _ | | Delay between the input clock (PCI_SYNC_IN) of local bus output clock (LCLKn) | tLBCDL | _ | 1.7 | ns | _ | #### Notes: - 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)(reference)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{LBIXKH1}$ symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the $t_{LBK}$ clock reference (K) goes high (H), in this case for clock one(1). - 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for $\overline{\text{LGTA}}$ and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs). - 3. All signals are measured from $OV_{DD}/2$ of the rising/falling edge of LCLK0 to $0.4 \times OV_{DD}$ of the signal in question for 3.3-V signaling levels. - 4. Input timings are measured at the pin. - 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and the load on LALE output pin equals to the load on LAD output pins. - 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. Figure 14 provides the AC test load for the local bus. Figure 14. Local Bus C Test Load #### **Local Bus** Figure 15 through Figure 17 show the local bus signals. Figure 15. Local Bus Signals, Nonspecial Signals Only Figure 16. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Figure 17. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 # 10 JTAG This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1<sup>TM</sup> (JTAG) interface of the MPC8323E. # 10.1 JTAG DC Electrical Characteristics Table 31 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8323E. Characteristic **Symbol** Condition Min Max Unit ٧ Output high voltage $I_{OH} = -6.0 \text{ mA}$ 2.4 $V_{OH}$ Output low voltage V $V_{OL}$ $I_{OI} = 6.0 \text{ mA}$ 0.5 $I_{OL} = 3.2 \text{ mA}$ Output low voltage $V_{OL}$ 0.4 ٧ Input high voltage $V_{IH}$ 2.5 $OV_{DD} + 0.3$ **Table 31. JTAG Interface DC Electrical Characteristics** MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 **JTAG** **Table 31. JTAG Interface DC Electrical Characteristics (continued)** | Characteristic | Symbol | Condition | Min | Max | Unit | |-------------------|-----------------|----------------------------------------|------|-----|------| | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq V_{IN} \leq OV_{DD}$ | _ | ±5 | μА | ## 10.2 JTAG AC Electrical Characteristics This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8323E. Table 32 provides the JTAG AC timing specifications as defined in Figure 19 through Figure 22. Table 32. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |---------------------------------------------------|---------------------------------------|----------|----------|------|-------| | JTAG external clock frequency of operation | f <sub>JTG</sub> | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 11 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> , t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: Boundary-scan dat TMS, TE | | 4<br>4 | = | ns | 4 | | Input hold times: Boundary-scan dat TMS, TE | | 10<br>10 | = | ns | 4 | | Valid times: Boundary-scan dat TD0 | 0 | 2<br>2 | 15<br>15 | ns | 5 | | Output hold times: Boundary-scan dat TD0 | OTTLEDA | 2<br>2 | _ | ns | 5 | ## Table 32. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> (continued) At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|-----------| | JTAG external clock to output high impedance: Boundary-scan data TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns | 5, 6<br>6 | #### Notes: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 14). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design and characterization. Figure 18 provides the AC test load for TDO and the boundary-scan outputs of the MPC8323E. Figure 18. AC Test Load for the JTAG Interface Figure 19 provides the JTAG clock input timing diagram. Figure 19. JTAG Clock Input Timing Diagram Figure 20 provides the TRST timing diagram. Figure 20. TRST Timing Diagram MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 **JTAG** Figure 21 provides the boundary-scan timing diagram. Figure 21. Boundary-Scan Timing Diagram Figure 22 provides the test access port timing diagram. Figure 22. Test Access Port Timing Diagram MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 # 11 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8323E. # 11.1 I<sup>2</sup>C DC Electrical Characteristics Table 33 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8323E. ## Table 33. I<sup>2</sup>C DC Electrical Characteristics At recommended operating conditions with $OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|-------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times \text{OV}_{\text{DD}}$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | 0.4 | V | 1 | | Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | 20 + 0.1 × C <sub>B</sub> | 250 | ns | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | | Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ OV <sub>DD</sub> ) | I <sub>IN</sub> | _ | ±5 | μΑ | 4 | #### Notes - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. $C_B$ = capacitance of one bus line in pF. - 3. Refer to the MPC8323E PowerQUICC II Pro Integrated Communications Processor Reference Manual for information on the digital filter used. - 4. I/O pins obstructs the SDA and SCL lines if ${ m OV}_{ m DD}$ is switched off. # 11.2 I<sup>2</sup>C AC Electrical Specifications Table 34 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8323E. # Table 34. I<sup>2</sup>C AC Electrical Specifications All values refer to $V_{IH}$ (min) and $V_{IL}$ (max) levels (see Table 33). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|---------------------|-----|----------------------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μs | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μs | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μs | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μs | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | | Data hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | | <br>0.9 <sup>3</sup> | μs | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 34. I<sup>2</sup>C AC Electrical Specifications (continued) All values refer to $V_{IH}$ (min) and $V_{IL}$ (max) levels (see Table 33). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |---------------------------------------------------------------------------------|---------------------|--------------------------------------|-----|------| | Rise time of both SDA and SCL signals | t <sub>I2CR</sub> | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns | | Fall time of both SDA and SCL signals | t <sub>I2CF</sub> | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns | | Setup time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times OV_{DD}$ | _ | V | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | $0.2 \times \text{OV}_{\text{DD}}$ | _ | V | #### Notes: - 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{I2DVKH}$ symbolizes $I^2C$ timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{I2C}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{I2SXKL}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the $t_{I2C}$ clock reference (K) going to the low (L) state or hold time. Also, $t_{I2PVKH}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the $t_{I2C}$ clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. MPC8323E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum $t_{I2DVKH}$ has only to be met if the device does not stretch the LOW period ( $t_{I2CL}$ ) of the SCL signal. - 4. C<sub>B</sub> = capacitance of one bus line in pF. Figure 23 provides the AC test load for the I<sup>2</sup>C. Figure 23. I<sup>2</sup>C AC Test Load Figure 24 shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 24. I<sup>2</sup>C Bus AC Timing Diagram MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 # **12 PCI** This section describes the DC and AC electrical specifications for the PCI bus of the MPC8323E. ## 12.1 PCI DC Electrical Characteristics Table 35 provides the DC electrical characteristics for the PCI interface of the MPC8323E. **Parameter** Symbol **Test Condition** Min Max Unit High-level input voltage $V_{IH}$ $V_{OUT} \ge V_{OH}$ (min) or 2 $OV_{DD} + 0.3$ V -0.3٧ Low-level input voltage $V_{IL}$ $V_{OUT} \le V_{OL} \text{ (max)}$ 8.0 ٧ High-level output voltage $OV_{DD} = min,$ $OV_{DD} - 0.2$ $V_{OH}$ $I_{OH} = -100 \mu A$ Low-level output voltage $V_{\mathsf{OL}}$ $OV_{DD} = min,$ 0.2 $I_{OL} = 100 \mu A$ Input current $0 \text{ V} \leq V_{IN} \leq OV_{DD}$ ±5 μΑ $I_{IN}$ Table 35. PCI DC Electrical Characteristics 1,2 #### Notes: - 1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2. - 2. Ranges listed do not meet the full range of the DC specifications of the PCI 2.3 Local Bus Specifications. # 12.2 PCI AC Electrical Specifications This section describes the general AC timing parameters of the PCI bus of the MPC8323E. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the MPC8323E is configured as a host or agent device. Table 36 shows the PCI AC timing specifications at 66 MHz. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------|---------------------|-----|-----|------|-------| | Clock to output valid | t <sub>PCKHOV</sub> | _ | 6.0 | ns | 2 | | Output hold from clock | t <sub>PCKHOX</sub> | 1 | _ | ns | 2 | | Clock to output high impedence | t <sub>PCKHOZ</sub> | _ | 14 | ns | 2, 3 | | Input setup to clock | t <sub>PCIVKH</sub> | 3.0 | _ | ns | 2, 4 | | Input hold from clock | t <sub>PCIXKH</sub> | 0 | _ | ns | 2, 4 | Table 36. PCI AC Timing Specifications at 66 MHz #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state. - 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications. - 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. Input timings are measured at the pin. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 PCI Table 37 shows the PCI AC timing specifications at 33 MHz. Table 37. PCI AC Timing Specifications at 33 MHz | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------|---------------------|-----|-----|------|-------| | Clock to output valid | t <sub>PCKHOV</sub> | _ | 11 | ns | 2 | | Output hold from clock | t <sub>PCKHOX</sub> | 2 | _ | ns | 2 | | Clock to output high impedence | t <sub>PCKHOZ</sub> | _ | 14 | ns | 2, 3 | | Input setup to clock | t <sub>PCIVKH</sub> | 3.0 | _ | ns | 2, 4 | | Input hold from clock | t <sub>PCIXKH</sub> | 0 | _ | ns | 2, 4 | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state. - 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications. - 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. Input timings are measured at the pin. Figure 25 provides the AC test load for PCI. Figure 25. PCI AC Test Load Figure 26 shows the PCI input AC timing conditions. Figure 26. PCI Input AC Timing Measurement Conditions Figure 27 shows the PCI output AC timing conditions. Figure 27. PCI Output AC Timing Measurement Condition ## 13 Timers This section describes the DC and AC electrical specifications for the timers of the MPC8323E. ## 13.1 Timer DC Electrical Characteristics Table 38 provides the DC electrical characteristics for the MPC8323E timer pins, including TIN, TOUT, TGATE, and RTC\_CLK. | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|---------------------------|------|------------------------|------| | Output low voltage $V_{OL}$ $I_{OL} = 3.2 \text{ mA}$ — $0.4$ $V$ Input high voltage $V_{IH}$ — $2.0$ $OV_{DD} + 0.3$ $V$ | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA | 2.4 | _ | V | | Input high voltage $V_{IH}$ — 2.0 $OV_{DD} + 0.3$ $V$ | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | _ | 0.5 | V | | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | | Input low voltage V <sub>IL</sub> — -0.3 0.8 V | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | $0 \text{ V} \leq \text{V}_{IN} \leq \text{OV}_{DD}$ ±5 μΑ **Table 38. Timer DC Electrical Characteristics** # 13.2 Timer AC Timing Specifications Table 39 provides the timer input and output AC timing specifications. Table 39. Timer Input AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Unit | |-----------------------------------|---------------------|-----|------| | Timers inputs—minimum pulse width | t <sub>TIWID</sub> | 20 | ns | #### Notes: Input current - 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. - 2. Timer inputs and outputs are asynchronous to any visible clock. Timer outputs should be synchronized before use by any external synchronous logic. Timer inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 **GPIO** Figure 28 provides the AC test load for the timers. Figure 28. Timers AC Test Load ## **14 GPIO** This section describes the DC and AC electrical specifications for the GPIO of the MPC8323E. ## 14.1 GPIO DC Electrical Characteristics Table 11 provides the DC electrical characteristics for the MPC8323E GPIO. **Table 40. GPIO DC Electrical Characteristics** | Characteristic | Symbol | Condition | Min | Max | Unit | Notes | |---------------------|-----------------|------------------------------------------------------|------|------------------------|------|-------| | Output high voltage | V <sub>OH</sub> | $I_{OH} = -6.0 \text{ mA}$ | 2.4 | _ | V | 1 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | _ | 0.5 | V | 1 | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | 1 | | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | 1 | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | _ | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq \text{V}_{IN} \leq \text{OV}_{DD}$ | _ | ±5 | μΑ | _ | #### Note: # 14.2 GPIO AC Timing Specifications Table 41 provides the GPIO input and output AC timing specifications. Table 41. GPIO Input AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | #### Notes: - 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. - 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 <sup>1.</sup> This specification applies when operating from 3.3-V supply. Figure 29 provides the AC test load for the GPIO. Figure 29. GPIO AC Test Load ## 15 IPIC This section describes the DC and AC electrical specifications for the external interrupt pins of the MPC8323E. ## 15.1 IPIC DC Electrical Characteristics Table 42 provides the DC electrical characteristics for the external interrupt pins of the MPC8323E. Characteristic Symbol Condition Min Max Unit $\rm V_{IH}$ $OV_{DD} + 0.3$ Input high voltage 2.0 Input low voltage $V_{IL}$ -0.38.0 ٧ Input current $I_{IN}$ ±5 μΑ ٧ Output low voltage $V_{OI}$ $I_{OI} = 6.0 \text{ mA}$ 0.5 Output low voltage 0.4 V $V_{OL}$ $I_{OL} = 3.2 \text{ mA}$ Table 42. IPIC DC Electrical Characteristics 1,2 #### Notes: - 1. This table applies for pins $\overline{IRQ}[0:7]$ , $\overline{IRQ\_OUT}$ , $\overline{MCP\_OUT}$ , and CE ports Interrupts. - 2. $\overline{IRQ\_OUT}$ and $\overline{MCP\_OUT}$ are open drain pins, thus $V_{OH}$ is not relevant for those pins. # 15.2 IPIC AC Timing Specifications Table 43 provides the IPIC input and output AC timing specifications. Table 43. IPIC Input AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | IPIC inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | #### Notes: - 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. - 2. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 SPI ## **16 SPI** This section describes the DC and AC electrical specifications for the SPI of the MPC8323E. ## 16.1 SPI DC Electrical Characteristics Table 44 provides the DC electrical characteristics for the MPC8323E SPI. **Table 44. SPI DC Electrical Characteristics** | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|----------------------------------------|------|------------------------|------| | Output high voltage | V <sub>OH</sub> | $I_{OH} = -6.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | $V_{IL}$ | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq V_{IN} \leq OV_{DD}$ | _ | ±5 | μА | # 16.2 SPI AC Timing Specifications Table 45 and provide the SPI input and output AC timing specifications. Table 45. SPI AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |----------------------------------------------------------|---------------------|-----|-----|------| | SPI outputs—Master mode (internal clock) delay | t <sub>NIKHOV</sub> | 0.5 | 6 | ns | | SPI outputs—Slave mode (external clock) delay | t <sub>NEKHOV</sub> | 2 | 8 | ns | | SPI inputs—Master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 6 | _ | ns | | SPI inputs—Master mode (internal clock) input hold time | t <sub>NIIXKH</sub> | 0 | _ | ns | | SPI inputs—Slave mode (external clock) input setup time | t <sub>NEIVKH</sub> | 4 | _ | ns | | SPI inputs—Slave mode (external clock) input hold time | t <sub>NEIXKH</sub> | 2 | _ | ns | #### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V). Figure 30 provides the AC test load for the SPI. Figure 30. SPI AC Test Load MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Figure 31 and Figure 32 represent the AC timing from Table 45. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Figure 31 shows the SPI timing in slave mode (external clock). Note: The clock edge is selectable on SPI. Figure 31. SPI AC Timing in Slave Mode (External Clock) Diagram Figure 32 shows the SPI timing in master mode (internal clock). Figure 32. SPI AC Timing in Master Mode (Internal Clock) Diagram # 17 TDM/SI This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface of the MPC8323E. ## 17.1 TDM/SI DC Electrical Characteristics Table 46 provides the DC electrical characteristics for the MPC8323E TDM/SI. Characteristic **Symbol** Condition Min Unit Max Output high voltage ٧ $I_{OH} = -2.0 \text{ mA}$ 2.4 $V_{OH}$ ٧ Output low voltage $I_{OL} = 3.2 \text{ mA}$ 0.5 $V_{OL}$ Input high voltage 2.0 $V_{IH}$ $OV_{DD} + 0.3$ Table 46. TDM/SI DC Electrical Characteristics MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Table 46. TDM/SI DC Electrical Characteristics (continued) | Characteristic | Symbol | Condition | Min | Max | Unit | |-------------------|-----------------|--------------------------------------------------------------------|------|-----|------| | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}}$ | _ | ±5 | μΑ | # 17.2 TDM/SI AC Timing Specifications Table 47 provides the TDM/SI input and output AC timing specifications. Table 47. TDM/SI AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |-----------------------------------------------|---------------------|-----|-----|------| | TDM/SI outputs—External clock delay | t <sub>SEKHOV</sub> | 2 | 12 | ns | | TDM/SI outputs—External clock High Impedance | t <sub>SEKHOX</sub> | 2 | 10 | ns | | TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5 | _ | ns | | TDM/SI inputs—External clock input hold time | t <sub>SEIXKH</sub> | 2 | _ | ns | #### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub> (reference)(state) for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). Figure 33 provides the AC test load for the TDM/SI. Figure 33. TDM/SI AC Test Load Figure 34 represents the AC timing from Table 47. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Note: The clock edge is selectable on TDM/SI. Figure 34. TDM/SI AC Timing (External Clock) Diagram MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## 18 UTOPIA This section describes the UTOPIA DC and AC electrical specifications of the MPC8323E. #### NOTE The MPC8321E and MPC8321 do not support UTOPIA. ## 18.1 UTOPIA DC Electrical Characteristics Table 48 provides the DC electrical characteristics for the MPC8323E UTOPIA. **Table 48. UTOPIA DC Electrical Characteristics** | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|-------------------------------------------------------|------|------------------------|------| | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq \text{ V}_{IN} \leq \text{OV}_{DD}$ | _ | ±5 | μА | # 18.2 UTOPIA AC Timing Specifications Table 49 provides the UTOPIA input and output AC timing specifications. Table 49. UTOPIA AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |-----------------------------------------------|---------------------|-----|-----|------| | UTOPIA outputs—Internal clock delay | tuikhov | 0 | 5.5 | ns | | UTOPIA outputs—External clock delay | <sup>t</sup> uEKHOV | 1 | 8 | ns | | UTOPIA outputs—Internal clock high impedance | tuikhox | 0 | 5.5 | ns | | UTOPIA outputs—External clock high impedance | t <sub>UEKHOX</sub> | 1 | 8 | ns | | UTOPIA inputs—Internal clock input setup time | tulivkh | 8 | _ | ns | | UTOPIA inputs—External clock input setup time | t <sub>UEIVKH</sub> | 4 | _ | ns | | UTOPIA inputs—Internal clock input hold time | tulixkh | 0 | _ | ns | | UTOPIA inputs—External clock input hold time | t <sub>UEIXKH</sub> | 1 | _ | ns | #### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>UIKHOX</sub> symbolizes the UTOPIA outputs internal timing (UI) for the time t<sub>UTOPIA</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **UTOPIA** Figure 35 provides the AC test load for the UTOPIA. Figure 35. UTOPIA AC Test Load Figure 36 and Figure 37 represent the AC timing from Table 49. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. Figure 36 shows the UTOPIA timing with external clock. Figure 36. UTOPIA AC Timing (External Clock) Diagram Figure 37 shows the UTOPIA timing with internal clock. Figure 37. UTOPIA AC Timing (Internal Clock) Diagram # 19 HDLC, BISYNC, Transparent, and Synchronous UART This section describes the DC and AC electrical specifications for the high level data link control (HDLC), BISYNC, transparent, and synchronous UART of the MPC8323E. # 19.1 HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics Table 50 provides the DC electrical characteristics for the MPC8323E HDLC, BISYNC, transparent, and synchronous UART protocols. Table 50. HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|-------------------------------------------------------|------|------------------------|------| | Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.5 | V | | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq \text{ V}_{IN} \leq \text{OV}_{DD}$ | _ | ±5 | μΑ | # 19.2 HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications Table 51 provides the input and output AC timing specifications for HDLC, BISYNC, and transparent UART protocols. Table 51. HDLC, BISYNC, and Transparent UART AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |----------------------------------------|---------------------|-----|-----|------| | Outputs—Internal clock delay | t <sub>HIKHOV</sub> | 0 | 5.5 | ns | | Outputs—External clock delay | t <sub>HEKHOV</sub> | 1 | 10 | ns | | Outputs—Internal clock high impedance | t <sub>HIKHOX</sub> | 0 | 5.5 | ns | | Outputs—External clock high impedance | t <sub>HEKHOX</sub> | 1 | 8 | ns | | Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 6 | _ | ns | | Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4 | _ | ns | | Inputs—Internal clock input hold time | t <sub>HIIXKH</sub> | 0 | _ | ns | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 HDLC, BISYNC, Transparent, and Synchronous UART Table 51. HDLC, BISYNC, and Transparent UART AC Timing Specifications (continued) | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |---------------------------------------|---------------------|-----|-----|------| | Inputs—External clock input hold time | <sup>t</sup> HEIXKH | 1 | - | ns | #### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). Table 52. Synchronous UART AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |----------------------------------------|----------------------|-----|-----|------| | Outputs—Internal clock delay | t <sub>UAIKHOV</sub> | 0 | 5.5 | ns | | Outputs—External clock delay | <sup>t</sup> UAEKHOV | 1 | 10 | ns | | Outputs—Internal clock high impedance | t <sub>UAIKHOX</sub> | 0 | 5.5 | ns | | Outputs—External clock high impedance | t <sub>UAEKHOX</sub> | 1 | 8 | ns | | Inputs—Internal clock input setup time | t <sub>UAIIVKH</sub> | 6 | _ | ns | | Inputs—External clock input setup time | t <sub>UAEIVKH</sub> | 4 | _ | ns | | Inputs—Internal clock input hold time | t <sub>UAIIXKH</sub> | 0 | _ | ns | | Inputs—External clock input hold time | t <sub>UAEIXKH</sub> | 1 | _ | ns | ### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>UAIKHOX</sub> symbolizes the outputs internal timing (UAI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). Figure 38 provides the AC test load. Figure 38. AC Test Load Figure 39 and Figure 40 represent the AC timing from Table 51. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Figure 39 shows the timing with external clock. Note: The clock edge is selectable. Figure 39. AC Timing (External Clock) Diagram Figure 40 shows the timing with internal clock. Figure 40. AC Timing (Internal Clock) Diagram **USB** ## **20 USB** This section provides the AC and DC electrical specifications for the USB interface of the MPC8323E. ## 20.1 USB DC Electrical Characteristics Table 53 provides the DC electrical characteristics for the USB interface. Table 53. USB DC Electrical Characteristics<sup>1</sup> | Parameter | Symbol | Min | Max | Unit | |----------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | | High-level output voltage, $I_{OH} = -100 \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _ | V | | Low-level output voltage, I <sub>OL</sub> = 100 μA | V <sub>OL</sub> | _ | 0.2 | V | | Input current | I <sub>IN</sub> | _ | ±5 | μΑ | #### Note: # 20.2 USB AC Electrical Specifications Table 54 describes the general timing parameters of the USB interface of the MPC8323E. **Table 54. USB General Timing Parameters** | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |------------------------------|---------------------|--------|-----|------|------------------------| | USB clock cycle time | tusck | 20.83 | _ | ns | Full speed 48 MHz | | USB clock cycle time | tusck | 166.67 | _ | ns | Low speed 6 MHz | | Skew between TXP and TXN | tustspn | _ | 5 | ns | _ | | Skew among RXP, RXN, and RXD | tusrspnd | _ | 10 | ns | Full speed transitions | | Skew among RXP, RXN, and RXD | tusrpnd | _ | 100 | ns | Low speed transitions | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(state)(signal)</sub> for receive signals and t<sub>(first two letters of functional block)(state)(signal)</sub> for transmit signals. For example, t<sub>USRSPND</sub> symbolizes USB timing (US) for the USB receive signals skew (RS) among RXP, RXN, and RXD (PND). Also, t<sub>USTSPN</sub> symbolizes USB timing (US) for the USB transmit signals skew (TS) between TXP and TXN (PN). - 2. Skew measurements are done at $OV_{DD}/2$ of the rising or falling edge of the signals. Figure 41 provide the AC test load for the USB. Figure 41. USB AC Test Load MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 <sup>1.</sup> Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2. # 21 Package and Pin Listings This section details package parameters, pin assignments, and dimensions. The MPC8323E is available in a thermally enhanced Plastic Ball Grid Array (PBGA); see Section 21.1, "Package Parameters for the MPC8323E PBGA," and Section 21.2, "Mechanical Dimensions of the MPC8323E PBGA," for information on the PBGA. # 21.1 Package Parameters for the MPC8323E PBGA The package parameters are as provided in the following list. The package type is $27 \text{ mm} \times 27 \text{ mm}$ , 516 PBGA. Package outline $27 \text{ mm} \times 27 \text{ mm}$ Interconnects 516 Pitch 1.00 mm Module height (typical) 2.25 mm Solder Balls 62 Sn/36 Pb/2 Ag (ZQ package) 95.5 Sn/0.5 Cu/4Ag (VR package) Ball diameter (typical) 0.6 mm ## 21.2 Mechanical Dimensions of the MPC8323E PBGA Figure 42 shows the mechanical dimensions and bottom surface nomenclature of the MPC8323E, 516-PBGA package. #### **Package and Pin Listings** #### Notes: - 1.All dimensions are in millimeters. - 2.Dimensions and tolerances per ASME Y14.5M-1994. - 3.Maximum solder ball diameter measured parallel to datum A. - 4.Datum A, the seating plane, is determined by the spherical crowns of the solder balls. Figure 42. Mechanical Dimensions and Bottom Surface Nomenclature of the MPC8323E PBGA MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 # 21.3 Pinout Listings Table 55 shows the pin list of the MPC8323E. Table 55. MPC8323E PBGA Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------|---------------------------------|----------|------------------|-------| | | DDR Memory Controller Interface | | <u>l</u> | | | MEMC_MDQ0 | AE9 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ1 | AD10 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ2 | AF10 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ3 | AF9 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ4 | AF7 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ5 | AE10 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ6 | AD9 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ7 | AF8 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ8 | AE6 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ9 | AD7 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ10 | AF6 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ11 | AC7 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ12 | AD8 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ13 | AE7 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ14 | AD6 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ15 | AF5 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ16 | AD18 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ17 | AE19 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ18 | AF17 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ19 | AF19 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ20 | AF18 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ21 | AE18 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ22 | AF20 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ23 | AD19 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ24 | AD21 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ25 | AF22 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ26 | AC21 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ27 | AF21 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ28 | AE21 | Ю | GV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Package and Pin Listings ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------|--------------------|----------|------------------|-------| | MEMC_MDQ29 | AD20 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ30 | AF23 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQ31 | AD22 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDM0 | AC9 | 0 | GV <sub>DD</sub> | _ | | MEMC_MDM1 | AD5 | 0 | GV <sub>DD</sub> | _ | | MEMC_MDM2 | AE20 | 0 | GV <sub>DD</sub> | _ | | MEMC_MDM3 | AE22 | 0 | GV <sub>DD</sub> | _ | | MEMC_MDQS0 | AE8 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQS1 | AE5 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQS2 | AC19 | Ю | GV <sub>DD</sub> | _ | | MEMC_MDQS3 | AE23 | Ю | GV <sub>DD</sub> | _ | | MEMC_MBA0 | AD16 | 0 | GV <sub>DD</sub> | _ | | MEMC_MBA1 | AD17 | 0 | GV <sub>DD</sub> | _ | | MEMC_MBA2 | AE17 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA0 | AD12 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA1 | AE12 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA2 | AF12 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA3 | AC13 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA4 | AD13 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA5 | AE13 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA6 | AF13 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA7 | AC15 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA8 | AD15 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA9 | AE15 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA10 | AF15 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA11 | AE16 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA12 | AF16 | 0 | GV <sub>DD</sub> | _ | | MEMC_MA13 | AB16 | 0 | GV <sub>DD</sub> | _ | | MEMC_MWE | AC17 | 0 | GV <sub>DD</sub> | _ | | MEMC_MRAS | AE11 | 0 | GV <sub>DD</sub> | _ | | MEMC_MCAS | AD11 | 0 | GV <sub>DD</sub> | _ | | MEMC_MCS | AC11 | 0 | GV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------|-------------------------------|----------|------------------|-------| | MEMC_MCKE | AD14 | 0 | GV <sub>DD</sub> | 3 | | MEMC_MCK | AF14 | 0 | GV <sub>DD</sub> | _ | | MEMC_MCK | AE14 | 0 | GV <sub>DD</sub> | _ | | MEMC_MODT | AF11 | 0 | GV <sub>DD</sub> | _ | | L | ocal Bus Controller Interface | - 1 | • | • | | LAD0 | N25 | Ю | OV <sub>DD</sub> | 7 | | LAD1 | P26 | Ю | OV <sub>DD</sub> | 7 | | LAD2 | P25 | Ю | OV <sub>DD</sub> | 7 | | LAD3 | R26 | Ю | OV <sub>DD</sub> | 7 | | LAD4 | R25 | Ю | OV <sub>DD</sub> | 7 | | LAD5 | T26 | Ю | OV <sub>DD</sub> | 7 | | LAD6 | T25 | Ю | OV <sub>DD</sub> | 7 | | LAD7 | U25 | Ю | OV <sub>DD</sub> | 7 | | LAD8 | M24 | Ю | OV <sub>DD</sub> | 7 | | LAD9 | N24 | Ю | OV <sub>DD</sub> | 7 | | LAD10 | P24 | Ю | OV <sub>DD</sub> | 7 | | LAD11 | R24 | Ю | OV <sub>DD</sub> | 7 | | LAD12 | T24 | Ю | OV <sub>DD</sub> | 7 | | LAD13 | U24 | Ю | OV <sub>DD</sub> | 7 | | LAD14 | U26 | Ю | OV <sub>DD</sub> | 7 | | LAD15 | V26 | Ю | OV <sub>DD</sub> | 7 | | LA16 | K25 | 0 | OV <sub>DD</sub> | 7 | | LA17 | L25 | 0 | OV <sub>DD</sub> | 7 | | LA18 | L26 | 0 | OV <sub>DD</sub> | 7 | | LA19 | L24 | 0 | OV <sub>DD</sub> | 7 | | LA20 | M26 | 0 | OV <sub>DD</sub> | 7 | | LA21 | M25 | 0 | OV <sub>DD</sub> | 7 | | LA22 | N26 | 0 | OV <sub>DD</sub> | 7 | | LA23 | AC24 | 0 | OV <sub>DD</sub> | 7 | | LA24 | AC25 | 0 | OV <sub>DD</sub> | 7 | | LA25 | AB23 | 0 | OV <sub>DD</sub> | 7 | | LCS0 | AB24 | 0 | OV <sub>DD</sub> | 4 | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Package and Pin Listings Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-------------------------------------|----------------------------|----------|------------------|-------| | LCS1 | AB25 | 0 | OV <sub>DD</sub> | 4 | | LCS2 | AA23 | 0 | OV <sub>DD</sub> | 4 | | LCS3 | AA24 | 0 | OV <sub>DD</sub> | 4 | | LWE0 | Y23 | 0 | OV <sub>DD</sub> | 4 | | LWE1 | W25 | 0 | OV <sub>DD</sub> | 4 | | LBCTL | V25 | 0 | OV <sub>DD</sub> | 4 | | LALE | V24 | 0 | OV <sub>DD</sub> | 7 | | CFG_RESET_SOURCE[0]/LSDA10/LGPL0 | L23 | Ю | OV <sub>DD</sub> | _ | | CFG_RESET_SOURCE[1]/LSDWE/LGPL1 | K23 | Ю | OV <sub>DD</sub> | _ | | LSDRAS/LGPL2/LOE | J23 | 0 | OV <sub>DD</sub> | 4 | | CFG_RESET_SOURCE[2]/LSDCAS/LGPL3 | H23 | Ю | OV <sub>DD</sub> | _ | | LGPL4/LGTA/LUPWAIT/LPBSE | G23 | Ю | OV <sub>DD</sub> | 4, 8 | | LGPL5 | AC22 | 0 | OV <sub>DD</sub> | 4 | | LCLK0 | Y24 | 0 | OV <sub>DD</sub> | 7 | | LCLK1 | Y25 | 0 | OV <sub>DD</sub> | 7 | | | DUART | | | | | UART_SOUT1/MSRCID0 (DDR ID)/LSRCID0 | G1 | Ю | OV <sub>DD</sub> | _ | | UART_SIN1/MSRCID1 (DDR ID)/LSRCID1 | G2 | Ю | OV <sub>DD</sub> | _ | | UART_CTS1/MSRCID2 (DDR ID)/LSRCID2 | H3 | Ю | OV <sub>DD</sub> | _ | | UART_RTS1/MSRCID3 (DDR ID)/LSRCID3 | К3 | Ю | OV <sub>DD</sub> | _ | | UART_SOUT2/MSRCID4 (DDR ID)/LSRCID4 | H2 | Ю | OV <sub>DD</sub> | _ | | UART_SIN2/MDVAL (DDR ID)/LDVAL | H1 | Ю | OV <sub>DD</sub> | _ | | UART_CTS2 | J3 | Ю | OV <sub>DD</sub> | _ | | UART_RTS2 | K4 | Ю | OV <sub>DD</sub> | _ | | | I <sup>2</sup> C interface | _ | | | | IIC_SDA/CKSTOP_OUT | AE24 | Ю | OV <sub>DD</sub> | 2 | | IIC_SCL/CKSTOP_IN | AF24 | Ю | OV <sub>DD</sub> | 2 | | Programm | nable Interrupt Controller | - | 1 | 1 | | MCP_OUT | AD25 | 0 | OV <sub>DD</sub> | _ | | IRQ0/MCP_IN | AD26 | I | OV <sub>DD</sub> | _ | | ĪRQ1 | K1 | Ю | OV <sub>DD</sub> | _ | | ĪRQ2 | K2 | I | OV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |------------------------------------------------------------------|--------------------|----------|------------------|-------| | ĪRQ3 | J2 | I | OV <sub>DD</sub> | _ | | ĪRQ4 | J1 | I | OV <sub>DD</sub> | _ | | ĪRQ5 | AE26 | 1 | OV <sub>DD</sub> | _ | | IRQ6/CKSTOP_OUT | AE25 | Ю | OV <sub>DD</sub> | _ | | IRQ7/CKSTOP_IN | AF25 | I | OV <sub>DD</sub> | _ | | CFG_CLKIN_DIV | F1 | 1 | OV <sub>DD</sub> | _ | | CFG_LBIU_MUX_EN | M23 | ı | OV <sub>DD</sub> | _ | | | JTAG | - 1 | • | | | тск | W26 | I | OV <sub>DD</sub> | _ | | TDI | Y26 | I | OV <sub>DD</sub> | 4 | | TDO | AA26 | 0 | OV <sub>DD</sub> | 3 | | TMS | AB26 | I | OV <sub>DD</sub> | 4 | | TRST | AC26 | I | OV <sub>DD</sub> | 4 | | | TEST | - 1 | • | | | TEST_MODE | N23 | I | OV <sub>DD</sub> | 6 | | | PMC | - 1 | • | | | QUIESCE | T23 | 0 | OV <sub>DD</sub> | _ | | | System Control | - 1 | • | | | HRESET | AC23 | Ю | OV <sub>DD</sub> | 1 | | PORESET | AD23 | I | OV <sub>DD</sub> | _ | | SRESET | AD24 | Ю | OV <sub>DD</sub> | 2 | | | Clocks | - 1 | • | • | | CLKIN | R3 | I | OV <sub>DD</sub> | _ | | CLKIN | P4 | 0 | OV <sub>DD</sub> | _ | | PCI_SYNC_OUT | V1 | 0 | OV <sub>DD</sub> | 3 | | RTC_PIT_CLOCK | U23 | ı | OV <sub>DD</sub> | _ | | PCI_SYNC_IN/PCI_CLK | V2 | I | OV <sub>DD</sub> | _ | | PCI_CLK0/clkpd_cerisc1_ipg_clkout/DPTC_OSC | Т3 | 0 | OV <sub>DD</sub> | _ | | PCI_CLK1/clkpd_half_cemb4ucc1_ipg_clkout/<br>CLOCK_XLB_CLOCK_OUT | U2 | 0 | OV <sub>DD</sub> | _ | | PCI_CLK2/clkpd_third_cesog_ipg_clkout/<br>cecl_ipg_ce_clock | R4 | 0 | OV <sub>DD</sub> | _ | ## Package and Pin Listings Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------------|-------------------------|----------|-----------------------------|-------| | Pow | ver and Ground Supplies | | | | | AV <sub>DD</sub> 1 | P3 | I | AV <sub>DD</sub> 1 | _ | | AV <sub>DD</sub> 2 | AA1 | I | AV <sub>DD</sub> 2 | _ | | AV <sub>DD</sub> 3 | AB15 | I | AV <sub>DD</sub> 3 | _ | | AV <sub>DD</sub> 4 | C24 | I | AV <sub>DD</sub> 4 | _ | | MVREF1 | AB8 | I | DDR<br>reference<br>voltage | _ | | MVREF2 | AB17 | I | DDR<br>reference<br>voltage | _ | | | PCI | | | | | PCI_INTA /IRQ_OUT | AF2 | 0 | OV <sub>DD</sub> | 2 | | PCI_RESET_OUT | AE2 | 0 | OV <sub>DD</sub> | _ | | PCI_AD0/MSRCID0 (DDR ID) | L1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD1/MSRCID1 (DDR ID) | L2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD2/MSRCID2 (DDR ID) | M1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD3/MSRCID3 (DDR ID) | M2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD4/MSRCID4 (DDR ID) | L3 | Ю | OV <sub>DD</sub> | _ | | PCI_AD5/MDVAL (DDR ID) | N1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD6 | N2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD7 | M3 | Ю | OV <sub>DD</sub> | _ | | PCI_AD8 | P1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD9 | R1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD10 | N3 | Ю | OV <sub>DD</sub> | _ | | PCI_AD11 | N4 | Ю | OV <sub>DD</sub> | _ | | PCI_AD12 | T1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD13 | R2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD14/ECID_TMODE_IN | T2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD15 | U1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD16 | Y2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD17 | Y1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD18 | AA2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD19 | AB1 | Ю | OV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |-----------------------|--------------------|----------|------------------|-------| | PCI_AD20 | AB2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD21 | Y4 | Ю | OV <sub>DD</sub> | _ | | PCI_AD22 | AC1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD23 | AA3 | Ю | OV <sub>DD</sub> | _ | | PCI_AD24 | AA4 | Ю | OV <sub>DD</sub> | _ | | PCI_AD25 | AD1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD26 | AD2 | Ю | OV <sub>DD</sub> | _ | | PCI_AD27 | AB3 | Ю | OV <sub>DD</sub> | _ | | PCI_AD28 | AB4 | Ю | OV <sub>DD</sub> | _ | | PCI_AD29 | AE1 | Ю | OV <sub>DD</sub> | _ | | PCI_AD30 | AC3 | Ю | OV <sub>DD</sub> | _ | | PCI_AD31 | AC4 | Ю | OV <sub>DD</sub> | _ | | PCI_C_BE0 | M4 | Ю | OV <sub>DD</sub> | _ | | PCI_C_BE1 | T4 | Ю | OV <sub>DD</sub> | _ | | PCI_C_BE2 | Y3 | Ю | OV <sub>DD</sub> | _ | | PCI_C_BE3 | AC2 | Ю | OV <sub>DD</sub> | _ | | PCI_PAR | U3 | Ю | OV <sub>DD</sub> | _ | | PCI_FRAME | W1 | Ю | OV <sub>DD</sub> | 5 | | PCI_TRDY | W4 | Ю | OV <sub>DD</sub> | 5 | | PCI_IRDY | W2 | Ю | OV <sub>DD</sub> | 5 | | PCI_STOP | V4 | Ю | OV <sub>DD</sub> | 5 | | PCI_DEVSEL | W3 | Ю | OV <sub>DD</sub> | 5 | | PCI_IDSEL | P2 | I | OV <sub>DD</sub> | _ | | PCI_SERR | U4 | Ю | OV <sub>DD</sub> | 5 | | PCI_PERR | V3 | Ю | OV <sub>DD</sub> | 5 | | PCI_REQ0 | AD4 | Ю | OV <sub>DD</sub> | _ | | PCI_REQ1/CPCI_HS_ES | AE3 | I | OV <sub>DD</sub> | _ | | PCI_REQ2 | AF3 | I | OV <sub>DD</sub> | _ | | PCI_GNT0 | AD3 | Ю | OV <sub>DD</sub> | _ | | PCI_GNT1/CPCI_HS_LED | AE4 | 0 | OV <sub>DD</sub> | _ | | PCI_GNT2/CPCI_HS_ENUM | AF4 | 0 | OV <sub>DD</sub> | _ | | M66EN | L4 | I | OV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Package and Pin Listings Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | | | |---------------------------------------------------------------|--------------------|----------|------------------|-------|--|--| | CE/GPIO | | | | | | | | GPIO_PA0/SER1_TXD[0]/TDMA_TXD[0]/USBTXN | G3 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA1/SER1_TXD[1]/TDMA_TXD[1]/USBTXP | F3 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA2/SER1_TXD[2]/TDMA_TXD[2] | F2 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA3/SER1_TXD[3]/TDMA_TXD[3] | E3 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA4/SER1_RXD[0]/TDMA_RXD[0]/USBRXP | E2 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA5/SER1_RXD[1]/TDMA_RXD[1]/USBRXN | E1 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA6/SER1_RXD[2]/TDMA_RXD[2]/USBRXD | D3 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA7/SER1_RXD[3]/TDMA_RXD[3] | D2 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA8/SER1_CD/TDMA_REQ/ <del>USBOE</del> | D1 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA9 TDMA_CLKO | C3 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA10/SER1_CTS/TDMA_RSYNC | C2 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA11/TDMA_STROBE | C1 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA12/SER1_RTS/TDMA_TSYNC | B1 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA13/CLK9/BRGO9 | H4 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA14/CLK11/BRGO10 | G4 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA15/BRGO7 | J4 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA16/ LA0 (LBIU) | K24 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA17/ LA1 (LBIU) | K26 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA18/Enet2_TXD[0]/SER2_TXD[0]/<br>TDMB_TXD[0]/LA2 (LBIU) | G25 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA19/Enet2_TXD[1]/SER2_TXD[1]/<br>TDMB_TXD[1]/LA3 (LBIU) | G26 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA20/Enet2_TXD[2]/SER2_TXD[2]/<br>TDMB_TXD[2]/LA4 (LBIU) | H25 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA21/Enet2_TXD[3]/SER2_TXD[3]/<br>TDMB_TXD[3]/LA5 (LBIU) | H26 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA22/Enet2_RXD[0]/SER2_RXD[0]/<br>TDMB_RXD[0]/LA6 (LBIU) | C25 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA23/Enet2_RXD[1]/SER2_RXD[1]/<br>TDMB_RXD[1]/LA7 (LBIU) | C26 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA24/Enet2_RXD[2]/SER2_RXD[2]/<br>TDMB_RXD[2]/LA8 (LBIU) | D25 | Ю | OV <sub>DD</sub> | _ | | | | GPIO_PA25/Enet2_RXD[3]/SER2_RXD[3]/<br>TDMB_RXD[3]/LA9 (LBIU) | D26 | Ю | OV <sub>DD</sub> | _ | | | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------------------------------------------------------|--------------------|----------|------------------|-------| | GPIO_PA26/Enet2_RX_ER/SER2_CD/TDMB_REQ/<br>LA10 (LBIU) | E26 | Ю | OV <sub>DD</sub> | _ | | GPIO_PA27/Enet2_TX_ER/TDMB_CLKO/LA11 (LBIU) | F25 | Ю | OV <sub>DD</sub> | _ | | GPIO_PA28/Enet2_RX_DV/SER2_CTS/<br>TDMB_RSYNC/LA12 (LBIU) | E25 | Ю | OV <sub>DD</sub> | _ | | GPIO_PA29/Enet2_COL/RXD[4]/SER2_RXD[4]/<br>TDMB_STROBE/LA13 (LBIU) | J25 | Ю | OV <sub>DD</sub> | _ | | GPIO_PA30/Enet2_TX_EN/SER2_RTS/<br>TDMB_TSYNC/LA14 (LBIU) | F26 | Ю | OV <sub>DD</sub> | _ | | GPIO_PA31/Enet2_CRS/SDET LA15 (LBIU) | J26 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB0/Enet3_TXD[0]/SER3_TXD[0]/<br>TDMC_TXD[0] | A13 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB1/Enet3_TXD[1]/SER3_TXD[1]/<br>TDMC_TXD[1] | B13 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB2/Enet3_TXD[2]/SER3_TXD[2]/<br>TDMC_TXD[2] | A14 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB3/Enet3_TXD[3]/SER3_TXD[3]/<br>TDMC_TXD[3] | B14 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB4/Enet3_RXD[0]/SER3_RXD[0]/<br>TDMC_RXD[0] | B8 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB5/Enet3_RXD[1]/SER3_RXD[1]/<br>TDMC_RXD[1] | A8 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB6/Enet3_RXD[2]/SER3_RXD[2]/<br>TDMC_RXD[2] | A9 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB7/Enet3_RXD[3]/SER3_RXD[3]/<br>TDMC_RXD[3] | В9 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB8/Enet3_RX_ER/SER3_CD/TDMC_REQ | A11 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB9/Enet3_TX_ER/TDMC_CLKO | B11 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB10/Enet3_RX_DV/SER3_CTS/<br>TDMC_RSYNC | A10 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB11/Enet3_COL/RXD[4]/SER3_RXD[4]/<br>TDMC_STROBE | A15 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB12/Enet3_TX_EN/SER3_RTS/<br>TDMC_TSYNC | B12 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB13/Enet3_CRS/SDET | B15 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB14/CLK12 | D9 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB15 UPC1_TxADDR[4] | D14 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB16 UPC1_RxADDR[4] | B16 | Ю | OV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Package and Pin Listings Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------------------------------------------|--------------------|----------|------------------|-------| | GPIO_PB17/BRGO1/CE_EXT_REQ1 | D10 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB18/Enet4_TXD[0]/SER4_TXD[0]/<br>TDMD_TXD[0] | C10 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB19/Enet4_TXD[1]/SER4_TXD[1]/<br>TDMD_TXD[1] | C9 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB20/Enet4_TXD[2]/SER4_TXD[2]/<br>TDMD_TXD[2] | D8 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB21/Enet4_TXD[3]/SER4_TXD[3]/<br>TDMD_TXD[3] | C8 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB22/Enet4_RXD[0]/SER4_RXD[0]/<br>TDMD_RXD[0] | C15 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB23/Enet4_RXD[1]/SER4_RXD[1]/<br>TDMD_RXD[1] | C14 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB24/Enet4_RXD[2]/SER4_RXD[2]/<br>TDMD_RXD[2] | D13 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB25/Enet4_RXD[3]/SER4_RXD[3]/<br>TDMD_RXD[3] | C13 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB26/Enet4_RX_ER/SER4_CD/TDMD_REQ | C12 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB27/Enet4_TX_ER/TDMD_CLKO | D11 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB28/Enet4_RX_DV/SER4_CTS/<br>TDMD_RSYNC | D12 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB29/Enet4_COL/RXD[4]/SER4_RXD[4]/<br>TDMD_STROBE | D7 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB30/Enet4_TX_EN/SER4_RTS/<br>TDMD_TSYNC | C11 | Ю | OV <sub>DD</sub> | _ | | GPIO_PB31/Enet4_CRS/SDET | C7 | Ю | $OV_{DD}$ | _ | | GPIO_PC0/UPC1_TxDATA[0]/SER5_TXD[0] | A18 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC1/UPC1_TxDATA[1]/SER5_TXD[1] | A19 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC2/UPC1_TxDATA[2]/SER5_TXD[2] | B18 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC3/UPC1_TxDATA[3]/SER5_TXD[3] | B19 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC4/UPC1_TxDATA[4] | A24 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC5/UPC1_TxDATA[5] | B24 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC6/UPC1_TxDATA[6] | A23 | Ю | OV <sub>DD</sub> | | | GPIO_PC7/UPC1_TxDATA[7] | B26 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC8/UPC1_RxDATA[0]/SER5_RXD[0] | A21 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC9/UPC1_RxDATA[1]/SER5_RXD[1] | B20 | Ю | OV <sub>DD</sub> | | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Signal Package Pin Number | | Power<br>Supply | Notes | |---------------------------------------|---------------------------|---|------------------|-------| | GPIO_PC10/UPC1_RxDATA[2]/SER5_RXD[2] | B21 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC11/UPC1_RxDATA[3]/SER5_RXD[3] | A20 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC12/UPC1_RxDATA[4] | D19 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC13/UPC1_RxDATA[5]/LSRCID0 | C18 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC14/UPC1_RxDATA[6]/LSRCID1 | D18 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC15/UPC1_RxDATA[7]/LSRCID2 | A25 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC16/UPC1_TxADDR[0] | C21 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC17/UPC1_TxADDR[1]/LSRCID3 | D22 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC18/UPC1_TxADDR[2]/LSRCID4 | C23 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC19/UPC1_TxADDR[3]/LDVAL | D23 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC20/UPC1_RxADDR[0] | C17 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC21/UPC1_RxADDR[1] | D17 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC22/UPC1_RxADDR[2] | C16 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC23/UPC1_RxADDR[3] | D16 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC24/UPC1_RxSOC/SER5_CD | A16 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC25/UPC1_RxCLAV | D20 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC26/UPC1_RxPRTY/CE_EXT_REQ2 | E23 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC27/UPC1_RxEN | B17 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC28/UPC1_TxSOC | B22 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC29/UPC1_TxCLAV/SER5_CTS | A17 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC30/UPC1_TxPRTY | A22 | Ю | OV <sub>DD</sub> | _ | | GPIO_PC31/UPC1_TxEN/SER5_RTS | C20 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD0/SPIMOSI | A2 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD1/SPIMISO | B2 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD2/SPICLK | B3 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD3/SPISEL | A3 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD4/SPI_MDIO/CE_MUX_MDIO | A4 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD5/SPI_MDC/CE_MUX_MDC | B4 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD6/CLK8/BRGO16/CE_EXT_REQ3 | F24 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD7/GTM1_TIN1/GTM2_TIN2/CLK5 | G24 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD8/GTM1_TGATE1/GTM2_TGATE2/CLK6 | H24 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD9/GTM1_TOUT1 | D24 | Ю | OV <sub>DD</sub> | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Package and Pin Listings Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Number Pin Type Supp | | Notes | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|-------| | GPIO_PD10/GTM1_TIN2/GTM2_TIN1/CLK17 | J24 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD11/GTM1_TGATE2/GTM2_TGATE1 | B25 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD12/GTM1_TOUT2/GTM2_TOUT1 | C4 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD13/GTM1_TIN3/GTM2_TIN4/BRGO8 | D4 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD14/GTM1_TGATE3/GTM2_TGATE4 | D5 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD15/GTM1_TOUT3 | A5 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD16/GTM1_TIN4/GTM2_TIN3 | B5 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD17/GTM1_TGATE4/GTM2_TGATE3 | C5 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD18/GTM1_TOUT4/GTM2_TOUT3 | A6 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD19/CE_RISC1_INT/CE_EXT_REQ4 | B6 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD20/CLK18/BRGO6 | D21 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD21/CLK16/BRGO5/UPC1_CLKO | C19 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD22/CLK4/BRGO9/UCC2_CLKO | A7 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD23/CLK3/BRGO10/UCC3_CLKO | B7 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD24/CLK10/BRGO2/UCC4_CLKO | A12 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD25/CLK13/BRGO16/UCC5_CLKO | B10 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD26/CLK2/BRGO4/UCC1_CLKO | E4 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD27/CLK1/BRGO3 | F4 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD28/CLK19/BRGO11 | D15 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD29/CLK15/BRGO8 | C6 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD30/CLK14 | D6 | Ю | OV <sub>DD</sub> | _ | | GPIO_PD31/CLK7/BRGO15 | E24 | Ю | OV <sub>DD</sub> | _ | | Power | and Ground Supplies | | | | | GV <sub>DD</sub> | AA8, AA10, AA11, AA13,<br>AA14, AA16, AA17, AA19,<br>AA21, AB9, AB10, AB11,<br>AB12, AB14, AB18, AB20,<br>AB21, AC6, AC8, AC14, AC18 | GV <sub>DD</sub> | _ | _ | | OV <sub>DD</sub> | E5, E6, E8, E9, E10, E12, E14, E15, E16, E18, E19, E20, E22, F5, F6, F8, F10, F14, F16, F19, F22, G22, H5, H6, H21, J5, J22, K21, K22, L5, L6, L22, M5, M22, N5, N21, N22, P6, P22, P23, R5, R23, T5, T21, T22, U6, U22, V5, V22, W22, Y5, AB5, AB6, AC5 | $OV_DD$ | _ | _ | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## Table 55. MPC8323E PBGA Pinout Listing (continued) | Signal | Package Pin Number | Package Pin Number Pin Type | | Notes | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---|-------| | $V_{DD}$ | K10, K11, K12, K13, K14, K15,<br>K16, K17, L10, L17, M10, M17,<br>N10, N17, P10, P17, R10, R17,<br>T10, T17, U10, U11, U12, U13,<br>U14, U15, U16, U17 | V <sub>DD</sub> | _ | _ | | V <sub>SS</sub> | B23, E7, E11, E13, E17, E21, F11, F13, F17, F21, F23, G5, H22, K5, K6, L11, L12, L13, L14, L15, L16, L21, M11, M12, M13, M14, M15, M16, N6, N11, N12, N13, N14, N15, N16, P5, P11, P12, P13, P14, P15, P16, P21, R11, R12, R13, R14, R15, R16, R22, T6, T11, T12, T13, T14, T15, T16, U5, U21, V23, W5, W6, W21, W23, W24, Y22, A45, A46, A422, A425, AB7, AB13, AB19, AB22, AC10, AC12, AC16, AC20 | V <sub>SS</sub> | _ | | | | No Connect | | | | | NC | C22 | _ | _ | _ | #### Notes: - 1. This pin is an open drain signal. A weak pull-up resistor (1 $k\Omega$ ) should be placed on this pin to OV<sub>DD</sub>. - 2. This pin is an open drain signal. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>. - 3. This output is actively driven during reset rather than being three-stated during reset. - 4. These JTAG and local bus pins have weak internal pull-up P-FETs that are always enabled. - 5. This pin should have a weak pull up if the chip is in PCI host mode. Follow the PCI specification's recommendation. - 6. This pin must always be tied to GND. 7. This pin has weak internal pull-down N-FET that is always enabled. 8. Though this pin has weak internal pull-up yet it is recommended to apply an external pull-up. Clocking # 22 Clocking Figure 43 shows the internal distribution of clocks within the MPC8323E. Figure 43. MPC8323E Clock Subsystem The primary clock source for the MPC8323E can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode, respectively. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## 22.1 Clocking in PCI Host Mode When the MPC8323E is configured as a PCI host device (RCWH[PCIHOST] = 1), CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the PCI\_SYNC\_OUT and PCI\_CLK\_OUT multiplexors. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system. # 22.1.1 PCI Clock Outputs (PCI\_CLK\_OUT[0:2]) When the MPC8323E is configured as a PCI host, it provides three separate clock output signals, PCI\_CLK\_OUT[0:2], for external PCI agents. When the device comes out of reset, the PCI clock outputs are disabled and are actively driven to a steady low state. Each of the individual clock outputs can be enabled (enable toggling of the clock) by setting its corresponding OCCR[PCICOEn] bit. All output clocks are phase-aligned to each other. # 22.2 Clocking in PCI Agent Mode When the MPC8323E is configured as a PCI agent device, PCI\_CLK is the primary input clock. In agent mode, the CLKIN signal should be tied to GND, and the clock output signals, PCI\_CLK\_OUT*n* and PCI\_SYNC\_OUT, are not used. # 22.3 System Clock Domains As shown in Figure 43, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create three major clock domains: - The coherent system bus clock (*csb\_clk*) - The QUICC Engine clock (*ce\_clk*) - The internal clock for the DDR controller (ddr clk) - The internal clock for the local bus controller (*lb\_clk*) The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation: $$csb\_clk = [PCI\_SYNC\_IN \times (1 + \sim \overline{CFG\_CLKIN\_DIV})] \times SPMF$$ In PCI host mode, PCI\_SYNC\_IN $\times$ (1 + $\sim$ CFG\_CLKIN\_DIV) is the CLKIN frequency. The *csb\_clk* serves as the clock input to the e300c2 core. A second PLL inside the core multiplies up the *csb\_clk* frequency to create the internal clock for the core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See the "Reset Configuration" section in the *MPC8323E PowerQUICC II Pro Communications Processor Reference Manual* for more information. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### Clocking The *ce\_clk* frequency is determined by the QUICC Engine PLL multiplication factor (RCWL[CEPMF) and the QUICC Engine PLL division factor (RCWL[CEPDF]) according to the following equation: When CLKIN is the primary input clock, $$ce\_clk = (primary clock input \times CEPMF) \div (1 + CEPDF)$$ When PCI\_CLK is the primary input clock, ce\_clk = [primary clock input $$\times$$ CEPMF $\times$ (1 + $\sim$ CFG\_CLKIN\_DIV)] $\div$ (1 + CEPDF) See the "QUICC Engine PLL Multiplication Factor" section and the "QUICC Engine PLL Division Factor" section in the *MPC8323E PowerQUICC II Pro Communications Processor Reference Manual* for more information. The DDR SDRAM memory controller operates with a frequency equal to twice the frequency of $csb\_clk$ . Note that $ddr\_clk$ is not the external memory bus frequency; $ddr\_clk$ passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and $\overline{\text{MCK}}$ ). However, the data rate is the same frequency as $ddr\_clk$ . The local bus memory controller operates with a frequency equal to the frequency of $csb\_clk$ . Note that $lbc\_clk$ is not the external local bus frequency; $lbc\_clk$ passes through the LBC clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBC clock divider ratio is controlled by LCRR[CLKDIV]. See the "LBC Bus Clock and Clock Ratios" section in the MPC8323E PowerQUICC II Pro Communications Processor Reference Manual for more information. In addition, some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. These units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 56 specifies which units have a configurable clock frequency. Refer to the "System Clock Control Register (SCCR)" section in the *MPC8323E PowerQUICC II Pro Communications Processor Reference Manual* for a detailed description. **Table 56. Configurable Clock Units** | Unit | Default Frequency | Options | |------------------------------|-------------------|---------------------------| | Security core, I2C, SAP, TPR | csb_clk | Off, csb_clk/2, csb_clk/3 | | PCI and DMA complex | csb_clk | Off, csb_clk | #### NOTE Setting the clock ratio of these units must be performed prior to any access to them. Table 57 provides the operating frequencies for the 8323E PBGA under recommended operating conditions (see Table 2). Table 57. Operating Frequencies for PBGA | Characteristic <sup>1</sup> | Max Operating Frequency | Unit | |-----------------------------------------|-------------------------|------| | e300 core frequency (core_clk) | 333 | MHz | | Coherent system bus frequency (csb_clk) | 133 | MHz | | QUICC Engine frequency (ce_clk) | 200 | MHz | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 | Characteristic <sup>1</sup> | Max Operating Frequency | Unit | |----------------------------------------------------|-------------------------|------| | DDR1/DDR2 memory bus frequency (MCLK) <sup>2</sup> | 133 | MHz | | Local bus frequency (LCLKn) <sup>3</sup> | 66 | MHz | | PCI input frequency (CLKIN or PCI_CLK) | 66 | MHz | The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting csb\_clk, MCLK, LCLK[0:2], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. # 22.4 System PLL Configuration The system PLL is controlled by the RCWL[SPMF] parameter. Table 58 shows the multiplication factor encodings for the system PLL. ### **NOTE** System PLL VCO frequency = $2 \times (CSB \text{ frequency}) \times (System PLL VCO \text{ divider})$ . The VCO divider needs to be set properly so that the System PLL VCO frequency is in the range of 300–600 MHz. **Table 58. System PLL Multiplication Factors** | RCWL[SPMF] | System PLL<br>Multiplication Factor | |------------|-------------------------------------| | 0000 | Reserved | | 0001 | Reserved | | 0010 | × 2 | | 0011 | × 3 | | 0100 | × 4 | | 0101 | × 5 | | 0110 | × 6 | | 0111–1111 | Reserved | As described in Section 22, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). Table 59 <sup>&</sup>lt;sup>2</sup> The DDR1/DDR2 data rate is 2× the DDR1/DDR2 memory bus frequency. The local bus frequency is 1/2, 1/4, or 1/8 of the *lb\_clk* frequency (depending on LCRR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBCM]). #### Clocking shows the expected frequency values for the CSB frequency for select $csb\_clk$ to CLKIN/PCI\_SYNC\_IN ratios. **Table 59. CSB Frequency Options** | | | csb_clk: | Input Clo | Input Clock Frequency (M | | | |------------------------------------------|------|--------------------|-----------|--------------------------|-------|--| | CFG_CLKIN_DIV_B<br>at Reset <sup>1</sup> | SPMF | Input Clock | 25 | 33.33 | 66.67 | | | | | Ratio <sup>2</sup> | csb_cll | csb_clk Frequency (MHz) | | | | High | 0010 | 2:1 | | | 133 | | | High | 0011 | 3:1 | | 100 | | | | High | 0100 | 4:1 | 100 | 133 | | | | High | 0101 | 5:1 | 125 | | | | | High | 0110 | 6:1 | | | | | | High | 0111 | 7:1 | | | | | | High | 1000 | 8:1 | | | | | | High | 1001 | 9:1 | | | | | | High | 1010 | 10 : 1 | | | | | | High | 1011 | 11 : 1 | | | | | | High | 1100 | 12 : 1 | | | | | | High | 1101 | 13 : 1 | | | | | | High | 1110 | 14 : 1 | | | | | | High | 1111 | 15 : 1 | | | | | | High | 0000 | 16 : 1 | | | | | | Low | 0010 | 2:1 | | | 133 | | | Low | 0011 | 3:1 | | 100 | | | | Low | 0100 | 4:1 | | 133 | | | | Low | 0101 | 5:1 | | | 1 | | | Low | 0110 | 6:1 | | | | | | Low | 0111 | 7:1 | | | | | | Low | 1000 | 8:1 | | | | | | Low | 1001 | 9:1 | | | | | | Low | 1010 | 10 : 1 | | | | | | Low | 1011 | 11 : 1 | | | | | | Low | 1100 | 12 : 1 | | | | | | Low | 1101 | 13 : 1 | | | | | | Low | 1110 | 14 : 1 | | | | | | Low | 1111 | 15 : 1 | | | | | | Low | 0000 | 16 : 1 | | | | | <sup>1</sup> CFG\_CLKIN\_DIV\_B is only used for host mode; CLKIN must be tied low and CFG\_CLKIN\_DIV\_B must be pulled up (high) in agent mode. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 <sup>&</sup>lt;sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode. # 22.5 Core PLL Configuration RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 60 shows the encodings for RCWL[COREPLL]. COREPLL values not listed in Table 60 should be considered reserved. Table 60. e300 Core PLL Configuration | RC | WL[COREF | PLL] | , , , , , , , | V00 5: : 1 | | |-----|----------|------|-------------------------------------------------------------------|-------------------------------------------------------------------|--| | 0-1 | 2-5 | 6 | core_clk : csb_clk Ratio | VCO Divider | | | nn | 0000 | n | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks<br>core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks<br>core directly) | | | 00 | 0001 | 0 | 1:1 | ÷2 | | | 01 | 0001 | 0 | 1:1 | ÷4 | | | 10 | 0001 | 0 | 1:1 | ÷8 | | | 11 | 0001 | 0 | 1:1 | ÷8 | | | 00 | 0001 | 1 | 1.5:1 | ÷2 | | | 01 | 0001 | 1 | 1.5:1 | ÷4 | | | 10 | 0001 | 1 | 1.5:1 | ÷8 | | | 11 | 0001 | 1 | 1.5:1 | ÷8 | | | 00 | 0010 | 0 | 2:1 | ÷2 | | | 01 | 0010 | 0 | 2:1 | ÷4 | | | 10 | 0010 | 0 | 2:1 | ÷8 | | | 11 | 0010 | 0 | 2:1 | ÷8 | | | 00 | 0010 | 1 | 2.5:1 | ÷2 | | | 01 | 0010 | 1 | 2.5:1 | ÷4 | | | 10 | 0010 | 1 | 2.5:1 | ÷8 | | | 11 | 0010 | 1 | 2.5:1 | ÷8 | | | 00 | 0011 | 0 | 3:1 | ÷2 | | | 01 | 0011 | 0 | 3:1 | ÷4 | | | 10 | 0011 | 0 | 3:1 | ÷8 | | | 11 | 0011 | 0 | 3:1 | ÷8 | | ## **NOTE** Core VCO frequency = core frequency $\times$ VCO divider VCO divider (RCWL[COREPLL[0:1]]) must be set properly so that the core VCO frequency is in the range of 500–800 MHz. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Clocking # 22.6 QUICC Engine PLL Configuration The QUICC Engine PLL is controlled by the RCWL[CEPMF] and RCWL[CEPDF] parameters. Table 61 shows the multiplication factor encodings for the QUICC Engine PLL. **Table 61. QUICC Engine PLL Multiplication Factors** | RCWL[CEPMF] | RCWL[CEPDF] | QUICC Engine PLL Multiplication<br>Factor = RCWL[CEPMF]/<br>(1 + RCWL[CEPDF) | |-------------|-------------|------------------------------------------------------------------------------| | 00000-00001 | 0 | Reserved | | 00010 | 0 | × 2 | | 00011 | 0 | × 3 | | 00100 | 0 | × 4 | | 00101 | 0 | × 5 | | 00110 | 0 | × 6 | | 00111 | 0 | ×7 | | 01000 | 0 | × 8 | | 01001–11111 | 0 | Reserved | The RCWL[CEVCOD] denotes the QUICC Engine PLL VCO internal frequency as shown in Table 62. Table 62. QUICC Engine PLL VCO Divider | RCWL[CEVCOD] | VCO Divider | |--------------|-------------| | 00 | 4 | | 01 | 8 | | 10 | 2 | | 11 | Reserved | ### NOTE The VCO divider (RCWL[CEVCOD]) must be set properly so that the QUICC Engine VCO frequency is in the range of 300–600 MHz. The QUICC Engine frequency is not restricted by the CSB and core frequencies. The CSB, core, and QUICC Engine frequencies should be selected according to the performance requirements. The QUICC Engine VCO frequency is derived from the following equations: $ce\_clk$ = (primary clock input × CEPMF) ÷ (1 + CEPDF) QUICC Engine VCO Frequency = $ce\_clk$ × VCO divider × (1 + CEPDF) MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 # 22.7 Suggested PLL Configurations To simplify the PLL configurations, the MPC8323E might be separated into two clock domains. The first domain contain the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and has the csb\_clk as its input clock. The second clock domain has the QUICC Engine PLL. The clock domains are independent, and each of their PLLs are configured separately. Both of the domains has one common input clock. Table 63 shows suggested PLL configurations for 33, 25, and 66 MHz input clocks. QUICC Input Clock **CSB** Core **Engine** Core Conf No. **SPMF CEMF CEDF** Frequency Frequency Frequency **PLL** Frequency (MHz) (MHz) (MHz) (MHz) 1 0100 0000100 0110 33.33 133.33 266.66 200 2 0100 0000101 1000 25 100 250 200 3 0010 0000100 0 0011 66.67 133.33 266.66 200 4 0100 0000101 0110 0 33.33 133.33 333.33 200 0101 5 0000101 1000 0 25 125 312.5 200 0010 0000101 0011 66.67 133.33 333.33 200 **Table 63. Suggested PLL Configurations** # 23 Thermal This section describes the thermal specifications of the MPC8323E. ## 23.1 Thermal Characteristics Table 64 provides the package thermal characteristics for the 516 $27 \times 27$ mm PBGA of the MPC8323E. Characteristic **Board type** Symbol Value Unit Notes °C/W Junction-to-ambient natural convection Single-layer board (1s) 28 1, 2 $R_{\theta,IA}$ Junction-to-ambient natural convection Four-layer board (2s2p) °C/W $R_{\theta JA}$ 21 1, 2, 3 Junction-to-ambient (@200 ft/min) Single-layer board (1s) 23 °C/W 1, 3 $R_{\theta JMA}$ °C/W Junction-to-ambient (@200 ft/min) Four-layer board (2s2p) $R_{\theta,IMA}$ 18 1, 3 °C/W Junction-to-board 13 4 $R_{\theta,JB}$ °C/W 9 5 Junction-to-case $R_{\theta JC}$ Table 64. Package Thermal Characteristics for PBGA #### Thermal Table 64. Package Thermal Characteristics for PBGA (continued) | Characteristic | Board type | Symbol | Value | Unit | Notes | |-------------------------|--------------------|-------------|-------|------|-------| | Junction-to-package top | Natural convection | $\Psi_{JT}$ | 2 | °C/W | 6 | #### Notes: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. # 23.2 Thermal Management Information For the following sections, $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$ , where $P_{I/O}$ is the power dissipation of the I/O drivers. # 23.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance An estimation of the chip junction temperature, $T_J$ , can be obtained from the equation: $$T_J = T_A + (R_{\theta JA} \times P_D)$$ where: $T_I$ = junction temperature (°C) $T_A$ = ambient temperature for the package (°C) $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity $T_I - T_A$ ) are possible. # 23.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: $$T_J = T_B + (R_{\theta JB} \times P_D)$$ where: $T_I$ = junction temperature (°C) $T_B$ = board temperature at the package perimeter (°C) $R_{\theta IB}$ = junction-to-board thermal resistance (°C/W) per JESD51-8 $P_D$ = power dissipation in package (W) When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes. # 23.2.3 Experimental Determination of Junction Temperature To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_J = T_T + (\Psi_{JT} \times P_D)$$ where: $T_J$ = junction temperature (°C) $T_T$ = thermocouple temperature on top of package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) $P_D$ = power dissipation in package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. ## 23.2.4 Heat Sinks and Junction-to-Case Thermal Resistance In some application environments, a heat sink is required to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case to ambient thermal resistance: $$R_{\theta IA} = R_{\theta IC} + R_{\theta CA}$$ #### Thermal where: $R_{\theta IA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\theta IC}$ = junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = case-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device. To illustrate the thermal performance of the devices with heat sinks, the thermal performance has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required. Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling and the convection cooling of the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request. Heat sink vendors include the following list: Aavid Thermalloy 603-224-9988 80 Commercial St. Concord, NH 03301 Internet: www.aavidthermalloy.com Alpha Novatech 408-567-8082 473 Sapena Ct. #12 Santa Clara, CA 95054 Internet: www.alphanovatech.com International Electronic Research Corporation (IERC) 818-842-7277 413 North Moss St. Burbank, CA 91502 Internet: www.ctscorp.com Millennium Electronics (MEI) 408-436-8770 Loroco Sites 671 East Brokaw Road San Jose, CA 95112 Internet: www.mei-thermal.com Tyco Electronics 800-522-2800 Chip Coolers<sup>TM</sup> P.O. Box 3668 Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 Wakefield Engineering 603-635-5102 33 Bridge St. Pelham, NH 03076 Internet: www.wakefield.com Interface material vendors include the following: Chomerics, Inc. 781-935-4850 77 Dragon Ct. Woburn, MA 01801 Internet: www.chomerics.com Dow-Corning Corporation 800-248-2481 **Dow-Corning Electronic Materials** P.O. Box 994 Midland, MI 48686-0997 Internet: www.dowcorning.com Shin-Etsu MicroSi, Inc. 888-642-7674 10028 S. 51st St. Phoenix, AZ 85044 Internet: www.microsi.com The Bergquist Company 800-347-4572 18930 West 78th St. Chanhassen, MN 55317 Internet: www.bergquistcompany.com ## 23.3 Heat Sink Attachment When attaching heat sinks to these devices, an interface material is required. The best method is to use thermal grease and a spring clip. The spring clip should connect to the printed-circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces which would lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. Recommended maximum force on the top of the package is 10 lb (4.5 kg) force. If an adhesive attachment is planned, the adhesive should be intended for attachment to painted or plastic surfaces and its performance verified under the application requirements. # 23.3.1 Experimental Determination of the Junction Temperature with a Heat Sink When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **System Design Information** interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance. $$T_J = T_C + (R_{\theta JC} \times P_D)$$ where: $T_C$ = case temperature of the package (°C) $R_{\theta IC}$ = junction-to-case thermal resistance (°C/W) $P_D$ = power dissipation (W) # 24 System Design Information This section provides electrical and thermal design recommendations for successful application of the MPC8323E. # 24.1 System Clocking The MPC8323E includes three PLLs. - The system PLL (AV<sub>DD</sub>2) generates the system clock from the externally supplied CLKIN input. The frequency ratio between the system and CLKIN is selected using the system PLL ratio configuration bits as described in Section 22.4, "System PLL Configuration." - The e300 core PLL (AV<sub>DD</sub>3) generates the core clock as a slave to the system clock. The frequency ratio between the e300 core clock and the system clock is selected using the e300 PLL ratio configuration bits as described in Section 22.5, "Core PLL Configuration." - The QUICC Engine PLL (AV<sub>DD</sub>1) which uses the same reference as the system PLL. The QUICC Engine block generates or uses external sources for all required serial interface clocks. # 24.2 PLL Power Supply Filtering Each of the PLLs listed above is provided with power through independent power supply pins. The voltage level at each $AV_{DD}n$ pin should always be equivalent to $V_{DD}$ , and preferably these voltages are derived directly from $V_{DD}$ through a low frequency filter scheme such as the following. There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 44, one to each of the five $AV_{DD}$ pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of package, without the inductance of vias. Figure 44 shows the PLL power supply filter circuit. Figure 44. PLL Power Supply Filter Circuit # 24.3 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the MPC8323E can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8323E system, and the MPC8323E itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , and $GV_{DD}$ pins of the MPC8323E. These decoupling capacitors should receive their power from separate $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and a These capacitors should have a value of 0.01 or $0.1~\mu F$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $OV_{DD}$ , and $GV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330 $\mu$ F (AVX TPS tantalum or Sanyo OSCON). ## 24.4 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to $OV_{DD}$ , or $GV_{DD}$ as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $GV_{DD}$ , $OV_{DD}$ , and GND pins of the MPC8323E. # 24.5 Output Buffer DC Impedance The MPC8323E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for I<sup>2</sup>C). To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $OV_{DD}$ or GND. Then, the value of each resistor is varied until the pad voltage is $OV_{DD}/2$ (see Figure 45). The MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 #### **System Design Information** output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and $R_P$ is trimmed until the voltage at the pad equals $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N)/2$ . Figure 45. Driver Impedance Measurement The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value $R_{term}$ . The measured voltage is $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then $I_{source} = V_1/R_{source}$ . Table 65 summarizes the signal impedance targets. The driver impedance are targeted at minimum $V_{DD}$ , nominal $OV_{DD}$ , $105^{\circ}C$ . | Impedance | Local Bus, Ethernet, DUART, Control,<br>Configuration, Power Management | PCI | DDR DRAM | Symbol | Unit | |----------------|-------------------------------------------------------------------------|-----------|-----------|-------------------|------| | R <sub>N</sub> | 42 Target | 25 Target | 20 Target | Z <sub>0</sub> | W | | R <sub>P</sub> | 42 Target | 25 Target | 20 Target | Z <sub>0</sub> | W | | Differential | NA | NA | NA | Z <sub>DIFF</sub> | W | **Table 65. Impedance Characteristics** **Note:** Nominal supply voltages. See Table 1, $T_i = 105$ °C. # 24.6 Configuration Pin Multiplexing The MPC8323E provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when HRESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured. # 24.7 Pull-Up Resistor Requirements The MPC8323E requires high resistance pull-up resistors ( $10 \text{ k}\Omega$ is recommended) on open drain type pins including I<sup>2</sup>C pins, Ethernet Management MDIO pin, and IPIC interrupt pins. For more information on required pull-up resistors and the connections required for the JTAG interface, see AN3361, "MPC8321E/MPC8323E PowerQUICC Design Checklist," Rev. 1. # 25 Ordering Information This section presents ordering information for the devices discussed in this document, and it shows an example of how the parts are marked. Ordering information for the devices fully covered by this document is provided in Section 25.1, "Part Numbers Fully Addressed by This Document." # 25.1 Part Numbers Fully Addressed by This Document Table 66 provides the Freescale part numbering nomenclature for the MPC8323E family. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the maximum processor core frequency, the part numbering scheme also includes the maximum effective DDR memory speed and QUICC Engine bus frequency. Each part number also contains a revision code which refers to the die mask revision number. **MPC** C nnnn F C **VR** ΑF D QUICC **Product Encryption** DDR **Part Temperature** e300 Core Revision Package<sup>2</sup> **Engine** Frequency<sup>3</sup> Code Identifier Acceleration Range<sup>1</sup> Frequency Level Frequency MPC 8323 Blank = Not Blank = 0 toVR = Pb-free AD = 266 MHzD = 266 MHzC = 200 MHzContact local included 105°C **PBGA** AF = 333 MHzFreescale E = included C = -40 to70 = Pbsales office 105°C **PBGA** **Table 66. Part Numbering Nomenclature** #### Notes: - 1. Contact local Freescale office on availability of parts with C temperature range. - 2. See Section 21, "Package and Pin Listings," for more information on available package types. - Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies. MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 **Document Revision History** # 25.2 Part Marking Parts are marked as in the example shown in Figure 46. #### Notes: PBGA ATWLYYWW is the traceability code. CCCCC is the country code. MMMMM is the mask number. YWWLAZ is the assembly traceability code. Figure 46. Freescale Part Marking for PBGA Devices # 26 Document Revision History Table 67 provides a revision history for this hardware specification. **Table 67. Document Revision History** | Rev.<br>No. | Date | Substantive Change(s) | |-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | 09/2010 | <ul> <li>Replaced all instances of "LCCR" with "LCRR" throughout.</li> <li>Added footnotes 3 and 4 in Table 2, "Recommended Operating Conditions<sup>3</sup>."</li> <li>Modified Section 8.1.1, "DC Electrical Characteristics."</li> <li>Modified Table 23, "MII Transmit AC Timing Specifications."</li> <li>Modified Table 24, "MII Receive AC Timing Specifications."</li> <li>Added footnote 7 and 8, and modified some signal names in Table 55, "MPC8323E PBGA Pinout Listing."</li> </ul> | | 3 | 12/2009 | <ul> <li>Removed references for note 4 from Table 1.</li> <li>Added Figure 2 in Section 2.1.2, "Power Supply Voltage Specification.</li> <li>Added symbol T<sub>A</sub> in Table 2.</li> <li>Added footnote 2 in Table 2.</li> <li>Added a note in Section 4, "Clock Input Timing for rise/fall time of QE input pins.</li> <li>Modified CLKIN, PCI_CLK rise/fall time parameters in Table 8. Modified min value of t<sub>MCK</sub> in Table 19.</li> <li>Modified Figure 43.</li> <li>Modified formula for ce_clk calculation in Section 22.3, "System Clock Domains.</li> <li>Added a note in Section 22.4, "System PLL Configuration.</li> <li>Removed the signal ECID_TMODE_IN from Table 55.</li> <li>Removed all references of RST signals from Table 55.</li> </ul> | MPC8323E PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 4 ## **Table 67. Document Revision History** | Rev.<br>No. | Date | Substantive Change(s) | |-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 4/2008 | <ul> <li>Removed Figures 2 and 3 overshoot and undershoot voltage specs from Section 2.1.2, "Power Supply Voltage Specification," and footnotes 4 and 5 from Table 1.</li> <li>Corrected QUIESCE signal to be an output signal in Table 55.</li> <li>Added column for GVDD (1.8 V) - DDR2 - to Table 6 with 0.212-W typical power dissipation.</li> <li>Added Figure 4 DDR input timing diagram.</li> <li>Removed CE_TRB* and CE_PIO* signals from Table 55.</li> <li>Added three local bus AC specifications to Table 30 (duty cycle, jitter, delay between input clock and local bus clock).</li> <li>Added row in Table 2 stating junction temperature range of 0 to 105•C.</li> <li>Modified Section 2.2, "Power Sequencing," to include PORESET requirement.</li> </ul> | | 1 | 6/2007 | Correction to descriptive text in Section 2.2. | | 0 | 6/2007 | Initial release. | #### How to Reach Us: #### Home Page: www.freescale.com ### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale, the Freescale logo, and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2010 Freescale Semiconductor, Inc. Document Number: MPC8323EEC Rev. 4 09/2010