# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>) Send any inquiries to http://www.renesas.com/inquiry. ### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. R8C/2G Group RENESAS MCU REJ03B0223-0100 Rev.1.00 Apr 04, 2008 # 1. Overview ### 1.1 Features The R8C/2G Group of single-chip MCUs incorporates the R8C/Tiny Series CPU core, employing sophisticated instructions for a high level of efficiency. With 1 Mbyte of address space, and it is capable of executing instructions at high speed. In addition, the CPU core boasts a multiplier for high-speed operation processing. Power consumption is low, and the supported operating modes allow additional power control. These MCUs also use an anti-noise configuration to reduce emissions of electromagnetic noise and are designed to withstand EMI. Integration of many peripheral functions, including multifunction timer and serial interface, reduces the number of system components. # 1.1.1 Applications Electric power meters, electronic household appliances, office equipment, audio equipment, consumer equipment, etc. # 1.1.2 Specifications Table 1.1 outlines the Specifications for R8C/2G Group. Table 1.1 Specifications for R8C/2G Group | Table 1.1 | Specifications to | • | |----------------|--------------------|----------------------------------------------------------------------------------------------| | Item | Function | Specification | | CPU | Central processing | R8C/Tiny series core | | | unit | Number of fundamental instructions: 89 | | | | Minimum instruction execution time: | | | | 125 ns (System clock = 8 MHz, VCC = 2.7 to 5.5 V) | | | | 250 ns (System clock = 4 MHz, VCC = 2.2 to 5.5 V) | | | | <ul> <li>Multiplier: 16 bits x 16 bits → 32 bits</li> </ul> | | | | <ul> <li>Multiply-accumulate instruction: 16 bits x 16 bits + 32 bits → 32 bits</li> </ul> | | | | Operation mode: Single-chip mode (address space: 1 Mbyte) | | Memory | ROM, RAM | Refer to Table 1.2 Product List for R8C/2G Group. | | Power Supply | Voltage detection | Power-on reset | | Voltage | circuit | Voltage detection 3 | | Detection | | | | Comparator | | 2 circuits (shared with voltage monitor 1 and voltage monitor 2) | | ' | | External reference voltage input is available | | I/O Ports | | Output-only: 1 | | | | CMOS I/O ports: 27, selectable pull-up resistor | | Clock | Clock generation | 2 circuits: On-chip oscillator (high-speed, low-speed) | | | circuits | (high-speed on-chip oscillator has a frequency adjustment function), | | | 3 541.6 | XCIN clock oscillation circuit (32 kHz) | | | | • Frequency divider circuit: Dividing selectable 1, 2, 4, 8, and 16 | | | | • Low power consumption modes: | | | | Standard operating mode (low-speed clock, high-speed on-chip oscillator, | | | | low-speed on-chip oscillator), wait mode, stop mode | | | | Real-time clock (timer RE) | | Interrupte | | | | Interrupts | | External: 5 sources, Internal: 17 sources, Software: 4 sources Priority levels, 7 levels | | Matabalas Tira | | Priority levels: 7 levels | | Watchdog Time | | 15 bits x 1 (with prescaler), reset start selectable | | Timer | Timer RA | 8 bits × 1 (with 8-bit prescaler) | | | | Timer mode (period timer), pulse output mode (output level inverted every | | | | period), event counter mode, pulse width measurement mode, pulse period | | | | measurement mode | | | Timer RB | 8 bits x 1 (with 8-bit prescaler) | | | | Timer mode (period timer), programmable waveform generation mode (PWM | | | | output), programmable one-shot generation mode, programmable wait one- | | | | shot generation mode | | | Timer RE | 8 bits x 1 | | | | Real-time clock mode (count seconds, minutes, hours, days of week), output | | | | compare mode | | | Timer RF | 16 bits x 1 (with capture/compare register pin and compare register pin) | | | | Input capture mode, output compare mode | | Serial | UART0, UART2 | Clock synchronous serial I/O/UART x 2 | | Interface | | | | LIN Module | | Hardware LIN: 1 (timer RA, UART0) | | Flash Memory | | <ul> <li>Programming and erasure voltage: VCC = 2.7 to 5.5 V</li> </ul> | | | | Programming and erasure endurance: 100 times | | | | Program security: ROM code protect, ID code check | | | | Debug functions: On-chip debug, on-board flash rewrite function | | Operating Fred | quency/Supply | System clock = 8 MHz (VCC = 2.7 to 5.5 V) | | Voltage | | System clock = 4 MHz (VCC = 2.2 to 5.5 V) | | Current consur | mption | 5 mA (VCC = 5 V, system clock = 8 MHz) | | 3 | | 23 μA (VCC = 3 V, wait mode (low-speed on-chip oscillator on)) | | | | 0.7 μA (VCC = 3 V, stop mode, BGR trimming circuit disabled) | | Operating Amb | pient Temperature | -20 to 85°C (N version) | | | | -40 to 85°C (D version) <sup>(1)</sup> | | Package | | 32-pin LQFP | | . achago | | Package code: PLQP0032GB-A (previous code: 32P6U-A) | | <u> </u> | | 1 achage code. 1 Eq. (003200-7 (previous code. 32700-7) | NOTE: 1. Specify the D version if D version functions are to be used. # 1.2 Product List Table 1.2 lists Product List for R8C/2G Group, Figure 1.1 shows a Part Number, Memory Size, and Package of R8C/2G Group. Table 1.2 Product List for R8C/2G Group Current of Apr. 2008 | Part No. | ROM Capacity | RAM Capacity | Package Type | Remarks | |--------------|--------------|--------------|--------------|-----------| | R5F212G4SNFP | 16 Kbytes | 512 bytes | PLQP0032GB-A | N version | | R5F212G5SNFP | 24 Kbytes | 1 Kbytes | PLQP0032GB-A | | | R5F212G6SNFP | 32 Kbytes | 1 Kbytes | PLQP0032GB-A | | | R5F212G4SDFP | 16 Kbytes | 512 bytes | PLQP0032GB-A | D version | | R5F212G5SDFP | 24 Kbytes | 1 Kbytes | PLQP0032GB-A | | | R5F212G6SDFP | 32 Kbytes | 1 Kbytes | PLQP0032GB-A | | Figure 1.1 Part Number, Memory Size, and Package of R8C/2G Group # 1.3 Block Diagram Figure 1.2 shows a Block Diagram. Figure 1.2 Block Diagram # 1.4 Pin Assignment Figure 1.3 shows Pin Assignment (Top View). Table 1.3 outlines the Pin Name Information by Pin Number. Figure 1.3 Pin Assignment (Top View) Table 1.3 Pin Name Information by Pin Number | Pin | O a satural Disa | Dest | I/O Pin Functions for of Peripheral Modules | | | | |--------|------------------|--------|---------------------------------------------|--------------------------------|------------------|------------| | Number | Control Pin | Port | Interrupt | Timer | Serial Interface | Comparator | | 1 | | P3_5 | | TRFO12 | | | | 2 | | P3_7 | | (TRAO)/(TRFO11) <sup>(1)</sup> | | | | 3 | RESET | | | | | | | 4 | XCOUT | (P4_4) | | | | | | 5 | VSS | | | | | | | 6 | XCIN | (P4_3) | | | | | | 7 | VCC | | | | | | | 8 | MODE | | | | | | | 9 | | P4_5 | ĪNT0 | | | | | 10 | | P1_7 | ĪNT1 | TRAIO | | | | 11 | | P3_6 | (INT1) <sup>(1)</sup> | | | | | 12 | | P3_1 | | TRBO | | | | 13 | | P3_0 | | TRAO | | | | 14 | | P3_2 | ĪNT2 | | | | | 15 | | P1_6 | | | CLK0 | VCOUT2 | | 16 | | P1_5 | ( <del>INT1</del> ) <sup>(1)</sup> | (TRAIO) <sup>(1)</sup> | RXD0 | | | 17 | | P1_4 | | | TXD0 | | | 18 | | P1_3 | KI3 | (TRBO) <sup>(1)</sup> | | VCOUT1 | | 19 | | P1_2 | KI2 | TRFO02 | | CVREF | | 20 | | P6_5 | | (TREO) <sup>(1)</sup> | CLK2 | | | 21 | | P1_1 | KI1 | TRFO01 | | VCMP2 | | 22 | | P1_0 | KI0 | TRFO00 | | VCMP1 | | 23 | | P3_3 | | TRFO10/TRFI | | | | 24 | | P3_4 | | TRFO11 | | | | 25 | | P0_7 | (KIO)(1) | | | | | 26 | | P0_6 | ĪNT4 | | | | | 27 | | P0_5 | | | | | | 28 | | P0_4 | | (TREO) <sup>(1)</sup> | | | | 29 | | P6_3 | | | TXD2 | | | 30 | | P6_0 | | TREO | | | | 31 | | P6_6 | (KI1) <sup>(1)</sup> | | | | | 32 | | P6_4 | | | RXD2 | | # NOTE: 1. Can be assigned to the pin in parentheses by a program. # 1.5 Pin Functions Table 1.4 lists Pin Functions. Table 1.4 Pin Functions | Type | Symbol | I/O Type | Description | |---------------------|---------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------| | Power supply input | VCC, VSS | _ | Apply 2.2 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin. | | Reset input | RESET | I | Input "L" on this pin resets the MCU. | | MODE | MODE | I | Connect this pin to VCC via a resistor. | | XCIN clock input | XCIN | I | These pins are provided for XCIN clock generation circuit I/O. Connect a crystal oscillator between the XCIN and XCOUT | | XCIN clock output | XCOUT | 0 | pins. <sup>(1)</sup> To use an external clock, input it to the XCIN pin and leave the XCOUT pin open. | | INT interrupt input | INT0 to INT2, INT4 | I | INT interrupt input pins | | Key input interrupt | KI0 to KI3 | I | Key input interrupt input pins | | Timer RA | TRAIO | I/O | Timer RA I/O pin | | | TRAO | 0 | Timer RA output pin | | Timer RB | TRBO | 0 | Timer RB output pin | | Timer RE | TREO | 0 | Divided clock output pin | | Timer RF | TRFI | I | Timer RF input pin | | | TRFO00 to TRFO02,<br>TRFO10 to TRFO12 | 0 | Timer RF output pins | | Serial interface | CLK0, CLK2 | I/O | Clock I/O pin | | | RXD0, RXD2 | I | Serial data input pin | | | TXD0, TXD2 | 0 | Serial data output pin | | Comparator | VCMP1, VCMP2 | I | Analog input pins to comparator | | | CVREF | I | Reference voltage input pin to comparator | | | VCOUT1, VCOUT2 | 0 | Comparator output pins | | I/O port | P0_4 to P0_7, | I/O | CMOS I/O ports. Each port has an I/O select direction | | | P1_0 to P1_7, | | register, allowing each pin in the port to be directed for input | | | P3_0 to P3_7,<br>P4_3, P4_5, | | or output individually. Any port set to input can be set to use a pull-up resistor or not | | | P4_3, P4_5,<br>P6_0, P6_3 to P6_6 | | by a program. | | Output port | P4_4 | 0 | Output-only port | I: Input NOTE: O: Output I/O: Input and output TE:1. Refer to the oscillator manufacturer for oscillation characteristics. # 2. Central Processing Unit (CPU) Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank. Figure 2.1 CPU Registers # 2.1 Data Registers (R0, R1, R2, and R3) R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0. # 2.2 Address Registers (A0 and A1) A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer, arithmetic, and logic operations. A1 is analogous to A0. A1 can be combined with A0 to be used as a 32-bit address register (A1A0). # 2.3 Frame Base Register (FB) FB is a 16-bit register for FB relative addressing. # 2.4 Interrupt Table Register (INTB) INTB is a 20-bit register that indicates the start address of an interrupt vector table. # 2.5 Program Counter (PC) PC is 20 bits wide and indicates the address of the next instruction to be executed. # 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP) The stack pointers (SP), USP, and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP. # 2.7 Static Base Register (SB) SB is a 16-bit register for SB relative addressing. # 2.8 Flag Register (FLG) FLG is an 11-bit register indicating the CPU state. # 2.8.1 Carry Flag (C) The C flag retains carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit. # 2.8.2 Debug Flag (D) The D flag is for debugging only. Set it to 0. # 2.8.3 **Zero Flag (Z)** The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0. # 2.8.4 **Sign Flag (S)** The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0. # 2.8.5 Register Bank Select Flag (B) Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1. # 2.8.6 Overflow Flag (O) The O flag is set to 1 when an operation results in an overflow; otherwise to 0. # 2.8.7 Interrupt Enable Flag (I) The I flag enables maskable interrupts. Interrupt are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged. # 2.8.8 Stack Pointer Select Flag (U) ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed. # 2.8.9 Processor Interrupt Priority Level (IPL) IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled. ### 2.8.10 Reserved Bit If necessary, set to 0. When read, the content is undefined. R8C/2G Group 3. Memory # 3. Memory Figure 3.1 is a Memory Map of R8C/2G Group. The R8C/2G group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. Figure 3.1 Memory Map of R8C/2G Group ### **Special Function Registers (SFRs)** 4. An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.12 list the special function registers. Table 4.1 SFR Information (1)<sup>(1)</sup> | Address | Register | Symbol | After reset | |---------|--------------------------------------------------|---------|--------------------------| | 0000h | | Í | | | 0001h | | | | | 0002h | | | | | 0003h | | | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01011000b | | 0007h | System Clock Control Register 1 | CM1 | 00h | | 0008h | | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | System Clock Select Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | | | 00h | | 0012h | | | 00h | | 0013h | Address Match Interrupt Enable Register | AIER | 00h | | 0014h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0015h | | | 00h | | 0016h | | | 00h | | 0017h | | | | | 0018h | | | | | 0019h | | | | | 001Ah | | | | | 001Bh | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h | | | | | 10000000b <sup>(2)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | High-Speed On-Chip Oscillator Control Register 0 | HRA0 | 00h | | 0021h | High-Speed On-Chip Oscillator Control Register 1 | HRA1 | When Shipping | | 0022h | High-Speed On-Chip Oscillator Control Register 2 | HRA2 | 00h | | 0023h | - | | | | 0024h | | | | | 0025h | | | | | 0026h | | | | | 0027h | | | | | 0028h | Clock Prescaler Reset Flag | CPSRF | 00h | | 0029h | High-Speed On-Chip Oscillator Control Register 4 | FRA4 | When Shipping | | 002Ah | | | | | 002Bh | High-Speed On-Chip Oscillator Control Register 6 | FRA6 | When Shipping | | 002Ch | | | | | 002Dh | | | | | 002Eh | BGR Trimming Auxiliary Register A | BGRTRMA | When Shipping | | 002Fh | BGR Trimming Auxiliary Register B | BGRTRMB | When Shipping | X: Undefined NOTES: 1. The blank regions are reserved. Do not access locations in these regions. 2. The CSPROINI bit in the OFS register is set to 0. Table 4.2 SFR Information (2)<sup>(1)</sup> | Address | Register | Symbol | After reset | |-----------------|-----------------------------------------------------------|---------|----------------------------------------| | 0030h | | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | 00h <sup>(3)</sup> | | | | | 00100000b <sup>(4)</sup> | | 0033h | | | 001000000 | | 0034h | | | | | 0035h | | | | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | 00001010b | | 0037h | | VW2C | 00001010b | | 003711<br>0038h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW0C | | | 003011 | Voltage Monitor 0 Circuit Control Register <sup>(2)</sup> | VVVC | 1000X010b(3) | | | | | 1100X011b <sup>(4)</sup> | | 0039h | | | | | 003Ah | | | | | 003Bh | Voltage Detection Circuit External Input Control Register | VCAB | 00h | | 003Ch | Comparator Mode Register | ALCMR | 00h | | 003Dh | Voltage Monitor Circuit Edge Select Register | VCAC | 00h | | 003Eh | BGR Control Register | BGRCR | 00h | | 003Fh | BGR Trimming Register | BGRTRM | When Shipping | | 0040h | | | | | 0041h | Comparator 1 Interrupt Control Register | VCMP1IC | XXXXX000b | | 0042h | Comparator 2 Interrupt Control Register | VCMP2IC | XXXXX000b | | 0043h | | | | | 0044h | | | | | 0045h | | | | | 0046h | | | | | 0047h | | | | | 0048h | | | | | 0049h | | | | | 004Ah | Timer RE Interrupt Control Register | TREIC | XXXXX000b | | 004Bh | UART2 Transmit Interrupt Control Register | S2TIC | XXXXX000b | | 004Ch | UART2 Receive Interrupt Control Register | S2RIC | XXXXX000b | | 004Dh | Key Input Interrupt Control Register | KUPIC | XXXXX000b | | 004Eh | ., | | | | 004Fh | | | | | 0050h | Compare 1 Interrupt Control Register | CMP1IC | XXXXX000b | | 0051h | UART0 Transmit Interrupt Control Register | SOTIC | XXXXX000b | | 0052h | UART0 Receive Interrupt Control Register | SORIC | XXXXX000b | | 0053h | Critic receive interrupt control register | 00.4.0 | 700000000 | | 0054h | | | | | 0055h | INT2 Interrupt Control Register | INT2IC | XX00X000b | | 0056h | Timer RA Interrupt Control Register | TRAIC | XXXXX000b | | 0057h | Times to timestapt control register | 110.00 | 777777700000 | | 0057H | Timer RB Interrupt Control Register | TRBIC | XXXXX000b | | 0059h | INT1 Interrupt Control Register | INT1IC | XX00X000b | | 0059h | INT I Interrupt Control Register | INTIIC | XX00X000D | | 005An | Timer RF Interrupt Control Register | TRFIC | XXXXX000b | | 005Ch | Compare 0 Interrupt Control Register | CMPOIC | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | 005Ch | INTO Interrupt Control Register | INTOIC | XX00X000b | | 005Dh | INTO Interrupt Control Register | | | | | INT4 Interrupt Control Register | INT4IC | XX00X000b | | 005Fh | Capture Interrupt Control Register | CAPIC | XXXXX000b | | 0060h | | | | | 0061h | | | | | 0062h | | | | | 0063h | | | | | 0064h | | | | | 0065h | | | | | 0066h | | | | | 0067h | | | | | 0068h | | | | | 0069h | | | | | 006Ah | | | | | 006Bh | | | | | 006Ch | | | | | 006Dh | | | | | 006Eh | | | | | | | | | # X: Undefined NOTES: - The blank regions are reserved. Do not access locations in these regions. Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. The LVD0ON bit in the OFS register is set to 1 and hardware reset. Power-on reset, voltage monitor 0 reset, or the LVD0ON bit in the OFS register is set to 0 and hardware reset. Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect b2 and b3. SFR Information (3)<sup>(1)</sup> Table 4.3 | 14510 4.5 | of Killiothiation (5) | | 1 | |-----------|-------------------------------------------|----------|-------------| | Address | Register | Symbol | After reset | | 0070h | | | | | 0071h | | | | | 0072h | | | | | 0073h | | | | | 0074h | | | | | 0075h | | | | | 0076h | | | | | 0077h | | | | | 0078h | | | | | 0079h | | | | | 007Ah | | | | | 007Bh | | | | | 007Ch | | | | | 007Dh | | | | | 007Eh | | | | | 007Fh | | | | | 0080h | | | | | 0081h | | | | | 0082h | | | | | 0083h | | | | | 0084h | | | | | 0085h | | | | | 0086h | | | | | 0087h | | 1 | | | 0088h | | 1 | | | 0089h | | | | | 008Ah | | | | | 008Bh | | | | | 008Ch | | | | | 008Dh | | | | | 008Eh | | | | | 008Fh | | | | | 0090h | | | | | 0090h | | | | | 0092h | | | | | 0092h | | | | | 0093h | | | | | 0094H | | | | | 0095h | | | | | | | | | | 0097h | | | | | 0098h | | | | | 0099h | | | | | 009Ah | | | | | 009Bh | | ļ | | | 009Ch | | | | | 009Dh | | <b>1</b> | | | 009Eh | | | | | 009Fh | | | | | 00A0h | UART0 Transmit/Receive Mode Register | U0MR | 00h | | 00A1h | UART0 Bit Rate Register | U0BRG | XXh | | 00A2h | UART0 Transmit Buffer Register | U0TB | XXh | | 00A3h | | | XXh | | 00A4h | UART0 Transmit/Receive Control Register 0 | U0C0 | 00001000b | | 00A5h | UART0 Transmit/Receive Control Register 1 | U0C1 | 00000010b | | 00A6h | UART0 Receive Buffer Register | U0RB | XXh | | 00A7h | | <u> </u> | XXh | | 00A8h | | | | | 00A9h | | | | | 00AAh | | | | | 00ABh | | | | | 00ACh | | | | | 00ADh | | | | | 00AEh | | † | | | 00AFh | | | | | 00/11/11 | | I | <u>l</u> | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (4)<sup>(1)</sup> Table 4.4 | Address | Register | Symbol | After reset | |----------------|-----------------------------------------|--------|-------------| | 00B0h | Negisiei | Symbol | Alter reset | | | | | | | 00B1h | | | | | 00B2h | | | | | 00B3h | | | | | 00B4h | | | | | 00B5h | | | | | 00B6h | | | | | 00B7h | | | | | 00B8h | | | | | 00B9h | | | | | 00BAh | | | | | 00BBh | | | | | | | | | | 00BCh | | | | | 00BDh | | | | | 00BEh | | | | | 00BFh | | | | | 00C0h | | | | | 00C1h | | | | | 00C2h | | | | | 00C3h | | | | | 00C4h | | | | | 00C5h | | | | | | | | | | 00C6h<br>00C7h | | | | | | | | | | 00C8h | | | | | 00C9h | | | | | 00CAh | | | | | 00CBh | | | | | 00CCh | | | | | 00CDh | | | | | 00CEh | | | | | 00CFh | | | | | 00D0h | | | | | | | | | | 00D1h | | | | | 00D2h | | | | | 00D3h | | | | | 00D4h | | | | | 00D5h | | | | | 00D6h | | | | | 00D7h | | | | | 00D8h | | | | | 00D9h | | | | | 00DAh | | | | | 00DBh | | | | | 00DBn | | | | | | | | | | 00DDh | | | | | 00DEh | | | | | 00DFh | | | | | 00E0h | Port P0 Register | P0 | 00h | | 00E1h | Port P1 Register | P1 | 00h | | 00E2h | Port P0 Direction Register | PD0 | 00h | | 00E3h | Port P1 Direction Register | PD1 | 00h | | 00E4h | · · · · • • • · · · · · · · · · · · · · | | | | 00E5h | Port P3 Register | P3 | 00h | | 00E6h | i or i o registel | 10 | 0011 | | 00E7h | Dort D2 Direction Desister | DD2 | 006 | | 00E/N | Port P3 Direction Register | PD3 | 00h | | 00E8h | Port P4 Register | P4 | 00h | | 00E9h | | | | | 00EAh | Port P4 Direction Register | PD4 | 00h | | 00EBh | | | | | 00ECh | Port P6 Register | P6 | 00h | | 00EDh | - | | | | 00EEh | Port P6 Direction Register | PD6 | 00h | | 00EFh | 1 or 1 o billoui regionol | . 20 | 33.1 | | UULIII | <u>I</u> | | l | SFR Information (5)<sup>(1)</sup> Table 4.5 | A ddrago | Degister | Cumahal | After react | |------------------|-------------------------------------------------------|---------|--------------| | Address<br>00F0h | Register | Symbol | After reset | | 00F0H | | | | | 00F111 | | | | | 00F2h | | | | | | | | | | 00F4h | | | | | 00F5h | B: 0.1 + B - : + 0 | DINIODO | 0.01 | | 00F6h | Pin Select Register 2 | PINSR2 | 00h | | 00F7h | Pin Select Register 3 | PINSR3 | 00h | | 00F8h | Port Mode Register | PMR | 00h | | 00F9h | External Input Enable Register | INTEN | 00h | | 00FAh | INT Input Filter Select Register | INTF | 00h | | 00FBh | Key Input Enable Register | KIEN | 00h | | 00FCh | Pull-Up Control Register 0 | PUR0 | 00h | | 00FDh | Pull-Up Control Register 1 | PUR1 | 00h | | 00FEh | | | | | 00FFh | | | | | 0100h | Timer RA Control Register | TRACR | 00h | | 0101h | Timer RA I/O Control Register | TRAIOC | 00h | | 0102h | Timer RA Mode Register | TRAMR | 00h | | 0103h | Timer RA Prescaler Register | TRAPRE | FFh | | 0104h | Timer RA Register | TRA | FFh | | 0105h | <u> </u> | | 1 | | 0106h | LIN Control Register | LINCR | 00h | | 0107h | LIN Status Register | LINST | 00h | | 0108h | Timer RB Control Register | TRBCR | 00h | | 0109h | Timer RB One-Shot Control Register | TRBOCR | 00h | | 010Ah | Timer RB I/O Control Register | TRBIOC | 00h | | 010Bh | Timer RB Mode Register | TRBMR | 00h | | 010Ch | Timer RB Prescaler Register | TRBPRE | FFh | | 010Dh | Timer RB Secondary Register | TRBSC | FFh | | 010Eh | Timer RB Primary Register | TRBPR | FFh | | 010En | Tillier ND Filliary Negister | TRUFR | 1111 | | 010FII | | | | | | | | | | 0111h | | | | | 0112h | | | | | 0113h | | | | | 0114h | | | | | 0115h | | | | | 0116h | | | | | 0117h | | | | | 0118h | Timer RE Second Data Register / Counter Data Register | TRESEC | XXh | | 0119h | Timer RE Minute Data Register / Compare Data Register | TREMIN | XXh | | 011Ah | Timer RE Hour Data Register | TREHR | X0XXXXXXb | | 011Bh | Timer RE Day of Week Data Register | TREWK | X0000XXXb | | 011Ch | Timer RE Control Register 1 | TRECR1 | XXX0X0X0b | | 011Dh | Timer RE Control Register 2 | TRECR2 | 00XXXXXXb | | 011Eh | Timer RE Count Source Select Register | TRECSR | 00001000b | | 011Fh | Timer RE Real-Time Clock Precision Adjust Register | TREOPR | 00h | | 0120h | | | | | 0121h | | | | | 0122h | | | | | 0123h | | | | | 0124h | | | | | 0125h | | | 1 | | 0126h | | | 1 | | 0127h | | | | | 0127H | | | + | | 0120h | | | + | | 0129H | | | | | 012An | | | 1 | | 012Bn | | | 1 | | | | | <del> </del> | | 012Dh | | | | | 012Eh | | | | | 012Fh | | | | | | | | | SFR Information (6)<sup>(1)</sup> Table 4.6 | Address | Register | Symbol | After reset | |----------------|-------------------------------------------|--------|--------------------------------------------------| | 0130h | -5 | | | | 0131h | | | | | 0132h | | | | | 0133h | | | | | 0134h | | | | | 0135h | | | | | 0136h | | | | | 0137h | | | | | 0138h | | | | | 0139h | | | | | 013Ah | | | | | 013Bh | | | | | 013Ch | | | | | 013Dh | | | | | 013Eh | | | | | 013Fh | | | | | 0140h | | | | | 0141h | | | | | 0142h<br>0143h | | | | | 0143h<br>0144h | | | | | 0144h<br>0145h | | | | | 0146h | | | | | 0147h | | | | | 0148h | | | | | 0149h | | | | | 014Ah | | | | | 014Bh | | | | | 014Ch | | | | | 014Dh | | | | | 014Eh | | | | | 014Fh | | | | | 0150h | | | | | 0151h | | | | | 0152h | | | | | 0153h | | | | | 0154h | | | | | 0155h | | | | | 0156h | | | | | 0157h<br>0158h | | | | | 0159h | | | | | 015Ah | | | | | 015Bh | | | | | 015Ch | | | | | 015Dh | | | | | 015Eh | | | | | 015Fh | | | | | 0160h | UART2 Transmit/Receive Mode Register | U2MR | 00h | | 0161h | UART2 Bit Rate Register | U2BRG | XXh | | 0162h | UART2 Transmit Buffer Register | U2TB | XXh | | 0163h | | | XXh | | 0164h | UART2 Transmit/Receive Control Register 0 | U2C0 | 00001000b | | 0165h | UART2 Transmit/Receive Control Register 1 | U2C1 | 00000010b | | 0166h | UART2 Receive Buffer Register | U2RB | XXh | | 0167h | | | XXh | | 0168h | | | | | 0169h | | | <u> </u> | | 016Ah | | | | | 016Bh<br>016Ch | | | | | 016Ch | | | | | 016Eh | | | <del> </del> | | 016Fh | | | | | 010111 | | | | SFR Information (7)<sup>(1)</sup> Table 4.7 | Address | Register | Symbol | After reset | |----------------|----------|--------|-------------| | 0170h | | | | | 0171h | | | | | 0172h | | | | | 0173h | | | | | 0174h | | | | | 0175h | | | | | 0176h | | | | | 0177h | | | | | 0178h | | | | | 0179h | | | | | 017Ah | | | | | 017Bh | | | | | 017Ch | | | | | 017Dh | | | | | 017Eh | | | | | 017Fh | | | | | 0180h | | | | | 0181h | | | | | 0181h | | | | | 0183h | | | | | 0184h | | | | | 0184h | | | | | 0186h | | | | | 0187h | | | | | 0187h | | | | | 0189h | | | | | 010911 | | | | | 018Ah | | | | | 018Bh | | | | | 018Ch | | | | | 018Dh<br>018Eh | | | | | | | | | | 018Fh | | | | | 0190h | | | | | 0191h | | | | | 0192h | | | | | 0193h | | | | | 0194h | | | | | 0195h | | | | | 0196h | | | | | 0197h | | | | | 0198h | | | | | 0199h | | | | | 019Ah | | | | | 019Bh | | | | | 019Ch | | | | | 019Dh | | | | | 019Eh | | | | | 019Fh | | | | | 01A0h | | | | | 01A1h | | | | | 01A2h | | | | | 01A3h | | | | | 01A4h | | | | | 01A5h | | | | | 01A6h | | | | | 01A7h | | | | | 01A8h | | | | | 01A9h | | | | | 01AAh | | | | | 01ABh | | | | | 01ACh | | | | | 01ADh | | | | | 01AEh | | | | | 01AFh | | | | | | | | | SFR Information (8)<sup>(1)</sup> Table 4.8 | Address | Register | Symbol | After reset | |----------------|---------------------------------|--------|-------------| | 01B0h | . rogisto. | C) | 7 | | 01B1h | | | | | 01B2h | | | | | 01B3h | Flash Memory Control Register 4 | FMR4 | 01000000b | | 01B4h | | | | | 01B5h | Flash Memory Control Register 1 | FMR1 | 1000000Xb | | 01B6h<br>01B7h | | | | | 01B7h | Flash Memory Control Register 0 | FMR0 | 00000001b | | 01B8h | | | | | 01B9h | | | | | 01BAh | | | | | 01BBh<br>01BCh | | | | | 01BDh | | | | | 01BEh | | | | | 01BFh | | | | | 01C0h | | | | | 01C1h | | | | | 01C2h | | | | | 01C3h | | | | | 01C4h | | | | | 01C5h | | - | | | 01C6h | | | | | 01C7h | | | | | 01C8h<br>01C9h | | | | | 01C9h | | | | | 01CAh<br>01CBh | | | | | 01CCh | | | | | 01CDh | | | | | 01CEh | | | | | 01CFh | | | | | 01D0h | | | | | 01D1h | | | | | 01D2h | | | | | 01D3h | | | | | 01D4h | | | | | 01D5h | | | | | 01D6h | | | | | 01D7h | | | | | 01D8h<br>01D9h | | | | | 01D9H | | | | | 01DBh | | | | | 01DCh | | | | | 01DDh | | | | | 01DEh | | | | | 01DFh | | | | | 01E0h | | | | | 01E1h | | | | | 01E2h | | | | | 01E3h | | | | | 01E4h | | | | | 01E5h | | | | | 01E6h | | | | | 01E7h<br>01E8h | | | | | 01E9h | | | | | 01EAh | | | | | 01EBh | | | | | 01ECh | | | | | 01EDh | | | | | 01EEh | | | | | 01EFh | | | | | | | | | SFR Information (9)<sup>(1)</sup> Table 4.9 | Address | Register | Symbol | After reset | |----------------|----------|--------|-------------| | 01F0h | Negisiei | Symbol | Aiter reset | | 01F1h | | | | | 01F2h | | | | | 01F3h | | | | | 01F4h | | | | | 01F4II | | | | | 015311 | | | | | 01F6h | | | | | 01F7h | | | | | 01F8h | | | | | 01F9h | | | | | 01FAh | | | | | 01FBh | | | | | 01FCh | | | | | 01FDh | | | | | 01FEh | | | | | 01FFh | | | | | 0200h | | | | | 0201h | | | | | 0202h | | | | | 0203h | | | | | 0204h | | | | | 0205h | | | | | 0206h | | | | | 0207h | | | | | 0208h | | | | | 0209h | | | | | 020Ah | | | | | 020Bh | | | | | 020Ch | | | | | 020Dh | | | | | 020Eh | | | | | 020Fh | | | | | 0210h | | | | | 0211h | | | | | 0212h | | | | | 0213h | | | | | 0214h | | | | | 0215h | | | | | 0216h | | | | | 0217h | | | | | 0218h | | | | | 0219h | | | | | 021Ah | | | | | 021Bh | | | | | 021Ch | | | | | 021Dh | | | | | 021Dh<br>021Eh | | | | | 021EII | | | | | 021Fh | | | | | 0220h | | | | | 0221h | | | | | 0222h | | | | | 0223h | | | | | 0224h | | | | | 0225h | | | | | 0226h | | | | | 0227h | | | | | 0228h | | | | | 0229h | | | | | 022Ah | | | | | 022Bh | | | | | 022Ch | | | | | 022Dh | | | | | 022Eh | | | | | 022Fh | | | | | | ı | | 1 | SFR Information (10)<sup>(1)</sup> **Table 4.10** | Address | Register | Symbol | After reset | |---------|----------|--------|-------------| | 0230h | | | | | 0231h | | | | | 0232h | | | | | 0233h | | | | | 0234h | | | | | 0235h | | 1 | | | 0236h | | | | | | | | | | 0237h | | | | | 0238h | | | | | 0239h | | | | | 023Ah | | | | | 023Bh | | | | | 023Ch | | İ | | | 023Dh | | | | | 023Eh | | | | | 023Fh | | | | | 0240h | | | | | 024011 | | | | | 0241h | | | | | 0242h | | | | | 0243h | | | | | 0244h | | | | | 0245h | | | | | 0246h | | | | | 0247h | | | | | 0248h | | | | | 0249h | | | | | 024Ah | | | | | 024AII | | | | | 024Bh | | | | | 024Ch | | | | | 024Dh | | | | | 024Eh | | | | | 024Fh | | | | | 0250h | | | | | 0251h | | İ | | | 0252h | | | | | 0253h | | | | | 0254h | | 1 | | | 0254H | | | | | 0255h | | | | | 0256h | | | | | 0257h | | | | | 0258h | | | | | 0259h | | | | | 025Ah | | | | | 025Bh | | | | | 025Ch | | | | | 025Dh | | | | | 025Eh | | | | | 025Eh | | | | | 025Fh | | | | | 0260h | | | | | 0261h | | | | | 0262h | | | | | 0263h | | | | | 0264h | | | | | 0265h | | | | | 0266h | | | | | 0267h | | | | | 0268h | | | | | | | | | | 0269h | | | | | 026Ah | | | | | 026Bh | | | | | 026Ch | | | | | 026Dh | | | | | 026Eh | | | | | | | | | SFR Information (11)<sup>(1)</sup> **Table 4.11** | Address | Register | Symbol | After reset | |-----------------|------------------------------------------------------------|-----------------|----------------------| | 0270h | Ÿ | · | | | 0271h | | | | | 0272h | | | | | 0273h | | | | | 0274h | | | | | 0275h | | | | | 0276h | | | | | 0277h | | | | | 0278h | | | | | 0279h | | | | | 027Ah | | | | | 027Bh | | | | | 027Ch | | | | | 027Dh | | | | | 027Eh | | | | | 027Fh | | | | | 0280h | | | | | 0281h | | | | | 0282h | | | | | 0283h | | | | | 0284h | | | | | 0285h | | | | | 0286h | | | | | 0287h | | | | | 0287h | | | | | 0289h | | | | | 028Ah | | | | | 028Bh | | | | | 028Ch | | | | | 028Dh | | | | | | | | | | 028Eh<br>028Fh | | | | | | Times DE Devistes | TDE | 006 | | 0290h | Timer RF Register | TRF | 00h | | 0291h<br>0292h | | | 00h | | | | | | | 0293h<br>0294h | | | | | 0294fi<br>0295h | | | | | | | | | | 0296h<br>0297h | | | | | | | | | | 0298h<br>0299h | Times DE Control De vietes C | TDEODO | 001- | | | Timer RF Control Register 2 | TRFCR2 | 00h | | 029Ah | Timer RF Control Register 0 | TRFCR0 | 00h | | 029Bh | Timer RF Control Register 1 Capture and Compare 0 Register | TRFCR1<br>TRFM0 | 00h | | 029Ch | Capture and Compare o Register | IKFIVIU | 0000h(2) | | 029Dh | | | FFFFh <sup>(3)</sup> | | 029Eh | Compare 1 Register | TRFM1 | FFh | | 029Fh | | | FFh | | 02A0h | | | | | 02A1h | | | | | 02A2h | | | | | 02A3h | | | | | 02A4h | | | | | 02A5h | | | | | 02A6h | | | | | 02A7h | | | | | 02A8h | | | | | 02A9h | | | | | 02AAh | | | | | 02ABh | | | | | 02ACh | | | | | 02ADh | | | | | 02AEh | | | | | 02AFh | | | | | | | | | - X: Undefined NOTES: 1. The blank regions are reserved. Do not access locations in these regions. 2. After input capture mode. 3. After output compare mode. **Table 4.12** SFR Information (12)<sup>(1)</sup> | Address | Register | Symbol | After reset | |----------------|---------------------------------------------------------------------|-----------------|-------------| | 02B0h | Ü | • | | | 02B1h | | | | | 02B2h | | | | | 02B3h | | | | | 02B4h | | | | | 02B5h | | | | | 02B6h | | | | | 02B7h | | | | | 02B8h | | | | | 02B9h<br>02BAh | | | | | 02BBh | | | | | 02BCh | | | | | 02BDh | | | | | 02BEh | | | | | 02BFh | | | | | 02C0h | | | | | 02C1h | | | | | 02C2h | | | | | 02C3h | | | | | 02C4h | | | | | 02C5h | | | | | 02C6h<br>02C7h | | | | | 02C7h<br>02C8h | | | | | 02C8h | | | | | 02CAh | | | | | 02CBh | | | | | 02CCh | | | | | 02CDh | | | | | 02CEh | | | | | 02CFh | | | | | 02D0h | | | | | 02D1h | | | | | 02D2h | | | | | 02D3h | | | | | 02D4h | | | | | 02D5h<br>02D6h | | | | | 02D0H | | | | | 02D8h | | | | | 02D9h | | | | | 02DAh | | | | | 02DBh | | | | | 02DCh | | | | | 02DDh | | | | | 02DEh | | | | | 02DFh | | | | | 02E0h | | | | | 02FFb | T | | <u> </u> | | 02EFh<br>02F0h | | | | | 02F0f1 | | | | | 02F2h | | | | | 02F3h | | | | | 02F4h | | | | | 02F5h | | | | | 02F6h | | | | | 02F7h | | | | | 02F8h | | | | | 02F9h | | | | | 02FAh | | DINOD 4 | 001 | | 02FBh | Pin Select Register 4 | PINSR4 | 00h | | 02FCh | External Input Enable Register 2 | INITENIO | 00h | | 02FDh<br>02FEh | External Input Enable Register 2 INT Input Filter Select Register 2 | INTEN2<br>INTF2 | 00h<br>00h | | 02FEn | Timer RF Output Control Register | TRFOUT | 00h | | 021111 | Timo III Salpat Somio Nogistoi | 1111 001 | 0011 | | FFFFh | Option Function Select Register | OFS | (Note 2) | | | I - I | | / | # X: Undefined - NOTES: 1. The blank regions are reserved. Do not access locations in these regions. 2. The OFS register cannot be changed by a program. Use a flash programmer to write to it. # 5. Electrical Characteristics Table 5.1 Absolute Maximum Ratings | Symbol | Parameter | Condition | Rated Value | Unit | |--------|-------------------------------|-------------|--------------------------------------------------|------| | Vcc | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | Topr = 25°C | 500 | mW | | Topr | Operating ambient temperature | | -20 to 85 (N version) /<br>-40 to 85 (D version) | °C | | Tstg | Storage temperature | | -65 to 150 | °C | **Table 5.2** Recommended Operating Conditions | Symbol | Param | otor | Conditions | | Standard | | Unit | |-----------|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|---------|----------|----------------|------| | Symbol | Param | letei | Conditions | Min. | Тур. | Max. | Unit | | Vcc | Supply voltage | | | 2.2 | - | 5.5 | V | | Vss | Supply voltage | | | - | 0 | - | V | | VIH | Input "H" voltage | | | 0.8 Vcc | - | Vcc | V | | VIL | Input "L" voltage | Input "L" voltage | | 0 | - | 0.2 Vcc | V | | IOH(sum) | Peak sum output "H" current | Sum of all pins IOH(peak) | | - | _ | -160 | mA | | IOH(sum) | Average sum output "H" current | Sum of all pins IOH(avg) | | = | = | -80 | mA | | IOH(peak) | Peak output "H" current | All pins | | _ | - | -10 | mA | | IOH(avg) | Average output "H" current | All pins | | = | = | <del>-</del> 5 | mA | | IOL(sum) | Peak sum output "L" currents | Sum of all pins IOL(peak) | | = | = | 160 | mA | | IOL(sum) | Average sum output "L" currents | Sum of all pins IOL(avg) | | - | = | 80 | mA | | IOL(peak) | Peak output "L" currents | All pins | | - | - | 10 | mA | | IOL(avg) | Average output "L" current | All pins | | - | - | 5 | mA | | f(XCIN) | XCIN clock input oscillation | frequency | 2.2 V ≤ Vcc ≤ 5.5 V | 0 | - | 70 | kHz | | = | System clock | OCD2 = 0<br>XCIN clock selected | 2.2 V ≤ VCC ≤ 5.5 V | 0 | = | 70 | kHz | | | | OCD2 = 1<br>On-chip oscillator clock<br>selected | HRA01 = 0<br>Low-speed on-chip<br>oscillator selected | = | 125 | _ | kHz | | | | | HRA01 = 1<br>High-speed on-chip<br>oscillator selected<br>2.7 V ≤ Vcc ≤ 5.5 V | - | - | 8 | MHz | | | | | HRA01 = 1<br>High-speed on-chip<br>oscillator selected<br>2.2 V ≤ Vcc ≤ 5.5 V | - | = | 4 | MHz | - 1. Vcc = 2.2 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. The average output current indicates the average value of current measured during 100 ms. Figure 5.1 Ports P0, P1, P3, P4, and P6 Timing Measurement Circuit Table 5.3 Flash Memory (Program ROM) Electrical Characteristics | Symbol | Parameter | Conditions | | Unit | | | |--------|----------------------------------------|----------------------------|--------------------|------|------|-------| | | | Conditions | Min. | Тур. | Max. | Offic | | = | Program/erase endurance <sup>(2)</sup> | | 100 <sup>(3)</sup> | _ | _ | times | | = | Byte program time | | - | 50 | 400 | μS | | _ | Block erase time | | - | 0.4 | 9 | S | | _ | Program, erase voltage | | 2.7 | - | 5.5 | V | | _ | Read voltage | | 2.2 | - | 5.5 | V | | = | Program, erase temperature | | 0 | _ | 60 | °C | | _ | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | _ | - | year | - 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. - If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. - However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number. - 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Table 5.4 Voltage Detection 0 Circuit Electrical Characteristics | Symbol | Parameter | Condition | Standard | | | Unit | |----------|------------------------------------------------------------------------------|------------------------|----------|------|------|-------| | Syllibol | Falameter | Condition | Min. | Тур. | Max. | Ullit | | Vdet0 | Voltage detection level | | 2.2 | 2.3 | 2.4 | V | | _ | Voltage detection circuit self power consumption | VCA25 = 1, Vcc = 5.0 V | - | 0.9 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> | | = | = | 300 | μ\$ | | Vccmin | MCU operating voltage minimum value | | 2.2 | _ | - | V | ### NOTES: - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version). - 2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0. Table 5.5 Voltage Detection 1 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(4)</sup> | | 2.70 | 2.85 | 3.00 | V | | _ | Voltage monitor 1 interrupt request generation time <sup>(2)</sup> | | _ | 40 | _ | μS | | = | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | = | 0.6 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | - | _ | 100 | μS | ### NOTES: - 1. The measurement condition is Vcc = 2.2 to 5.5 V and $T_{opr} = -20$ to 85°C (N version) / -40 to 85°C (D version). - 2. Time until the voltage monitor 1 interrupt request is generated after the voltage passes Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. Table 5.6 Voltage Detection 2 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet2 | Voltage detection level | | 3.3 | 3.6 | 3.9 | V | | = | Voltage monitor 2 interrupt request generation time(2) | | - | 40 | - | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | = | 0.6 | = | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | - | 100 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - 2. Time until the voltage monitor 2 interrupt request is generated after the voltage passes Vdet2. - 3. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. Table 5.7 Power-on Reset Circuit, Voltage Monitor 0 Reset Electrical Characteristics(3) | Symbol | Parameter | Condition - | | Unit | | | |--------|---------------------------------------------------------|-------------|------|------|-------|---------| | | | | Min. | Тур. | Max. | Offic | | Vpor1 | Power-on reset valid voltage <sup>(4)</sup> | | - | _ | 0.1 | V | | Vpor2 | Power-on reset or voltage monitor 0 reset valid voltage | | 0 | _ | Vdet0 | V | | trth | External power Vcc rise gradient(2) | | 20 | _ | _ | mV/msec | ### NOTES: - 1. The measurement condition is Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. This condition (external power Vcc rise gradient) does not apply if Vcc ≥ 1.0 V. - 3. To use the power-on reset function, enable voltage monitor 0 reset by setting the LVD0ON bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1. - 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$ , maintain tw(por1) for 3,000 s or more if $-40^{\circ}C \le T_{opr} < -20^{\circ}C$ . - 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (2.2 V or above) during the sampling time. - 2. The sampling clock can be selected. Refer to **6. Voltage Detection Circuit** of Hardware Manual for details. - 3. Vdeto indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. Figure 5.2 Reset Circuit Electrical Characteristics Table 5.8 Comparator Electrical Characteristics | Cumbal | Parameter | Condition | | Unit | | | |--------|-----------------------------------------|---------------------------------------------|------|------|-----------|------| | Symbol | | Condition | Min. | Тур. | Max. | Unit | | Vref | Internal reference voltage | Vcc = 2.2 V to 5.5 V, Topr = 25°C | 1.15 | 1.25 | 1.35 | V | | | | Vcc = 2.2 V to 5.5 V,<br>Topr = -40 to 85°C | _ | 1.25 | - | V | | Vcref | External input reference voltage | Vcc = 2.2 V to 4.0 V | 0.5 | - | Vcc - 1.1 | V | | | | Vcc = 4.0 V to 5.5 V | 0.5 | = | Vcc - 1.5 | | | Vcin | External comparison voltage input range | | -0.3 | = | Vcc + 0.3 | V | | Vofs | Input offset voltage | | - | 20 | 120 | mV | | Tcrsp | Response time | | - | 4 | _ | μS | ### NOTE: Table 5.9 High-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Standard | | | | |--------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|----------|------|--------|--| | Symbol | Farameter | Condition | Min. | Тур. | Max. | - Unit | | | fOCO-F | High-speed on-chip oscillator frequency temperature • supply voltage dependence | Vcc = 4.75 V to 5.25 V<br>Topr = 0 to $60^{\circ}$ C <sup>(2)</sup> | 7.76 | 8 | 8.24 | MHz | | | | | Vcc = 2.7 V to 5.5 V<br>$Topr = -20 \text{ to } 85^{\circ}C^{(2)}$ | 7.68 | 8 | 8.32 | MHz | | | | | Vcc = 2.7 V to 5.5 V<br>$Topr = -40 \text{ to } 85^{\circ}C^{(2)}$ | 7.44 | 8 | 8.32 | MHz | | | | | Vcc = 2.2 V to 5.5 V<br>$Topr = -20 \text{ to } 85^{\circ}C^{(3)}$ | 7.04 | 8 | 8.96 | MHz | | | | | VCC = 2.2 V to 5.5 V<br>$Topr = -40 \text{ to } 85^{\circ}C^{(3)}$ | 6.8 | 8 | 9.2 | MHz | | ### NOTES: - 1. The measurement condition is $T_{opr} = -20$ to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. - 2. These standard values show when the HRA1 register is set to the value before shipment and the HRA2 register is set to 00h. - 3. These standard values show when the correction value in the FRA6 register is written into the HRA1 register. Table 5.10 Low-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------|--------------------------|------|------|------|-------| | Symbol | i didiffetei | Condition | Min. | Тур. | Max. | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 30 | 125 | 250 | kHz | | _ | Oscillation stability time | | _ | 10 | 100 | μS | | _ | Self power consumption at oscillation | VCC = 5.0 V, Topr = 25°C | _ | 15 | _ | μΑ | ### NOTE: 1. Vcc = 2.2 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. **Table 5.11 Power Supply Circuit Timing Characteristics** | Symbol | Parameter | Condition | Standard | | | Unit | |---------|-----------------------------------------------------------------------------|-----------|----------|------|------|-------| | Symbol | Falametei | Condition | Min. | Тур. | Max. | Offic | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | - | Ī | 150 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and $T_{opr} = 25$ °C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. <sup>1.</sup> The measurement condition is Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. Electrical Characteristics (1) [Vcc = 5 V] **Table 5.12** | Symbol | Dor | ameter | Condition | S | tandard | | Unit | |---------|---------------------|-------------------------------------------------------------------------------|---------------------|-----------|---------|------|-------| | Symbol | Fai | ametei | Condition | Min. | Тур. | Max. | Offic | | Voн | Output "H" voltage | | Iон = −5 mA | Vcc - 2.0 | = | Vcc | V | | | | | IOH = -200 μA | Vcc - 0.5 | - | Vcc | V | | Vol | Output "L" voltage | | IoL = 5 mA | - | - | 2.0 | V | | | | | IoL = 200 μA | - | - | 0.45 | V | | VT+-VT- | Hysteresis | NT0, NT1, NT2, NT4,<br> KI0, KI1, KI2, KI3,<br> RXD0, RXD2,<br> CLK0, CLK2 | | 0.1 | 0.5 | - | V | | | | RESET | | 0.1 | 1.0 | _ | V | | Іін | Input "H" current | | VI = 5 V, Vcc = 5 V | _ | - | 5.0 | μА | | lı∟ | Input "L" current | | VI = 0 V, Vcc = 5 V | - | - | -5.0 | μΑ | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 5 V | 30 | 50 | 167 | kΩ | | RfXCIN | Feedback resistance | XCIN | | _ | 18 | _ | ΜΩ | | VRAM | RAM hold voltage | | During stop mode | 2.0 | - | _ | V | <sup>1.</sup> Vcc = 4.2 to 5.5 V at Topr = -20 to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. Electrical Characteristics (2) [Vcc = 5 V] **Table 5.13** (Topr = -20 to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), unless otherwise specified.) | Symbol | Parameter | | Condition | , | Standar | d | Unit | |--------|------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------| | Symbol | raiaiiielei | | Condition | Min. | Тур. | Max. | UIII | | lcc | Power supply current (Vcc = 3.3 to 5.5 V) | High-speed on-chip oscillator mode | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 5 | 8 | mA | | | Single-chip mode,<br>output pins are open,<br>other pins are Vss | | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 2 | - | mA | | | other pins are vos | Low-speed on-chip oscillator mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | _ | 130 | 300 | μА | | | | Low-speed clock mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>FMR47 = 1 | - | 130 | 300 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>Program operation on RAM<br>Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | | | Wait mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1 | _ | 25 | 75 | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 23 | 60 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 4 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit disabled (BGRCR0 = 1) | - | 2.2 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 8 | - | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 6 | - | μА | | | | Stop mode | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 0.8 | 3 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.2 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5 | 8 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | _ | 5.5 | - | μА | # **Timing Requirements** (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V] Table 5.14 XCIN Input | Symbol | Parameter | | Standard | | | |-----------|-----------------------|------|----------|------|--| | Symbol | Falameter | Min. | Max. | Unit | | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | | twl(xcin) | XCIN input "L" width | 7 | - | μS | | Figure 5.3 XCIN Input Timing Diagram when Vcc = 5 V Table 5.15 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|------|----------|------|--| | Symbol | raidilletei | Min. | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 100 | - | ns | | | twh(traio) | TRAIO input "H" width | 40 | - | ns | | | tWL(TRAIO) | TRAIO input "L" width | 40 | - | ns | | Figure 5.4 TRAIO Input Timing Diagram when Vcc = 5 V Table 5.16 Serial Interface | Symbol | Parameter | Stan | Unit | | |----------|------------------------|------|------|-------| | Symbol | Falametei | | Max. | Offic | | tc(CK) | CLKi input cycle time | 200 | - | ns | | tW(CKH) | CLKi input "H" width | 100 | - | ns | | tW(CKL) | CLKi input "L" width | 100 | - | ns | | td(C-Q) | TXDi output delay time | - | 50 | ns | | th(C-Q) | TXDi hold time | 0 | - | ns | | tsu(D-C) | RXDi input setup time | 50 | = | ns | | th(C-D) | RXDi input hold time | 90 | - | ns | i = 0 or 2 Figure 5.5 Serial Interface Timing Diagram when Vcc = 5 V Table 5.17 External Interrupt $\overline{INTi}$ (i = 0, 1, 2, 4) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------------------|----------|------|--| | Symbol | Falanielei | Min. | Max. | Unit | | | tw(INH) | ĪNTi input "H" width | 250 <sup>(1)</sup> | - | ns | | | tw(INL) | INTi input "L" width | 250 <sup>(2)</sup> | - | ns | | # NOTES: - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.6 External Interrupt INTi Input Timing Diagram when Vcc = 5 V Page 32 of 41 Electrical Characteristics (3) [Vcc = 3 V] **Table 5.18** | Symbol | Dor | ameter | Condition | S | tandard | | Unit | |---------|---------------------|-----------------------------------------------------------------------------------|---------------------|-----------|---------|------|------| | Symbol | Pai | ameter | Condition | Min. | Тур. | Max. | Unit | | Voн | Output "H" voltage | | Iон = −1 mA | Vcc - 0.5 | - | Vcc | V | | Vol | Output "L" voltage | | IoL = 1 mA | = | - | 0.5 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT2, INT4,<br> KIO, KI1, KI2, KI3,<br> RXD0, RXD2,<br> CLK0, CLK2 | | 0.1 | 0.3 | = | V | | | | RESET | | 0.1 | 0.4 | - | V | | Iн | Input "H" current | | VI = 3 V, Vcc = 3 V | - | - | 4.0 | μА | | lı∟ | Input "L" current | | VI = 0 V, Vcc = 3 V | - | - | -4.0 | μΑ | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 3 V | 66 | 160 | 500 | kΩ | | RfXCIN | Feedback resistance | XCIN | | - | 18 | - | MΩ | | VRAM | RAM hold voltage | | During stop mode | 1.8 | - | _ | V | NOTE: 1. Vcc =2.7 to 3.3 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. Electrical Characteristics (4) [Vcc = 3 V] **Table 5.19** (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | C | Denessatas | | Condition | Standard | | | Lloit | |--------|------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|-------| | Symbol | Parameter | | Condition | Min. | Тур. | Max. | Unit | | lcc | Power supply current (Vcc = 2.7 to 3.3 V) | High-speed on-chip oscillator mode | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 5 | _ | mA | | | Single-chip mode,<br>output pins are open,<br>other pins are Vss | | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 2 | = | mA | | | other pins are vas | Low-speed on-chip oscillator mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Low-speed clock mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>FMR47 = 1 | - | 130 | 300 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>Program operation on RAM<br>Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | | | Wait mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1 | _ | 25 | 70 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1 | _ | 23 | 55 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 3.8 | - | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | _ | 2 | _ | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit enabled (BGRCR0 = 0) | - | 8 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 6 | - | μА | | | | Stop mode | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 0.7 | 3 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.1 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5 | 7 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5.5 | - | μА | # **Timing requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V] # Table 5.20 XCIN Input | Symbol | Parameter | | Standard | | | |-----------|-----------------------|------|----------|------|--| | Symbol | Falameter | Min. | Max. | Unit | | | tc(XCIN) | XCIN input cycle time | 14 | = | μS | | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | | twl(xcin) | XCIN input "L" width | 7 | - | μS | | Figure 5.7 XCIN Input Timing Diagram when Vcc = 3 V Table 5.21 TRAIO Input | Symbol | Parameter | Stand | dard | Unit | |------------|------------------------|-------|------|-------| | Symbol | raidilletei | Min. | Max. | Offic | | tc(TRAIO) | TRAIO input cycle time | | - | ns | | tWH(TRAIO) | TRAIO input "H" width | | = | ns | | tWL(TRAIO) | TRAIO input "L" width | 120 | - | ns | Figure 5.8 TRAIO Input Timing Diagram when Vcc = 3 V Table 5.22 Serial Interface | Symbol | Parameter | Stan | Unit | | |----------|------------------------|------|------|-------| | Symbol | raianielei | Min. | Max. | Offic | | tc(CK) | CLKi input cycle time | 300 | - | ns | | tW(CKH) | CLKi input "H" width | 150 | - | ns | | tW(CKL) | CLKi Input "L" width | 150 | - | ns | | td(C-Q) | TXDi output delay time | - | 80 | ns | | th(C-Q) | TXDi hold time | | = | ns | | tsu(D-C) | RXDi input setup time | | = | ns | | th(C-D) | RXDi input hold time | | - | ns | i = 0 or 2 Figure 5.9 Serial Interface Timing Diagram when Vcc = 3 V Table 5.23 External Interrupt $\overline{INTi}$ (i = 0, 1, 2, 4) Input | Symbol | l Parameter | | Standard | | |---------|----------------------|--------------------|----------|------| | Symbol | | | Max. | Unit | | tw(INH) | ĪNTi input "H" width | 380 <sup>(1)</sup> | - | ns | | tw(INL) | INTi input "L" width | 380(2) | П | ns | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.10 External Interrupt INTi Input Timing Diagram when Vcc = 3 V Electrical Characteristics (5) [Vcc = 2.2 V] **Table 5.24** | Cumbal | Dor | amatar. | Condition | Standard | | | Unit | |---------|---------------------------|---------|------------------|-----------|------|------|------| | Symbol | ymbol Parameter Condition | | Condition | Min. | Тур. | Max. | Unit | | Vон | Output "H" voltage | | Iон = −1 mA | Vcc - 0.5 | - | Vcc | V | | Vol | Output "L" voltage | | IoL = 1 mA | - | - | 0.5 | V | | VT+-VT- | Hysteresis | | | 0.05 | 0.3 | _ | V | | | | RESET | | 0.05 | 0.15 | _ | V | | Iн | Input "H" current | | VI = 2.2 V | _ | - | 4.0 | μА | | lı∟ | Input "L" current | | VI = 0 V | _ | - | -4.0 | μА | | RPULLUP | Pull-up resistance | | VI = 0 V | 100 | 200 | 600 | kΩ | | RfXCIN | Feedback resistance XCIN | | | - | 35 | - | ΜΩ | | VRAM | RAM hold voltage | • | During stop mode | 1.8 | - | _ | V | NOTE: 1. Vcc = 2.2 V at $T_{opr} = -20 \text{ to } 85^{\circ}\text{C}$ (N version) / $-40 \text{ to } 85^{\circ}\text{C}$ (D version), unless otherwise specified. Electrical Characteristics (6) [Vcc = 2.2 V] **Table 5.25** (Topr = -20 to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), unless otherwise specified.) | Symbol Parameter | | | Condition | | Standar | d | Unit | |------------------|------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------| | Symbol | raiaiiielei | | Condition | Min. | Тур. | Max. | UIII | | lcc | Power supply current (Vcc = 2.2 to 2.7 V) | High-speed on-chip oscillator mode | High-speed on-chip oscillator on = 4 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 3.5 | _ | mA | | | Single-chip mode,<br>output pins are open,<br>other pins are Vss | | High-speed on-chip oscillator on = 4 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 1.5 | - | mA | | | other pins are vss | Low-speed on-chip oscillator mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 100 | 230 | μА | | | | Low-speed clock mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>FMR47 = 1 | - | 100 | 230 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>Program operation on RAM<br>Flash memory off, FMSTP = 1 | - | 25 | _ | μА | | | | Wait mode | High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 22 | 60 | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 20 | 55 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 3 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.8 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 7 | - | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 6 | - | μА | | | | Stop mode | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 0.7 | 3 | μА | | | | | XCIN clock off, Topr = 85°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.1 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5 | 7 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5.5 | _ | μА | # **Timing requirements** (Unless Otherwise Specified: Vcc = 2.2 V, Vss = 0 V at $Topr = 25^{\circ}C$ ) [Vcc = 2.2 V] # Table 5.26 XCIN Input | Symbol | Parameter | Stan | dard | Unit | |-----------|-----------------------|------|------|-------| | Symbol | Falanetei | | Max. | Offic | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | twl(xcin) | XCIN input "L" width | 7 | - | μS | Figure 5.11 XCIN Input Timing Diagram when Vcc = 2.2 V # Table 5.27 TRAIO Input | Symbol | Parameter | Stand | dard | Unit | | |------------|------------------------|-------|------|-------|--| | Symbol | Falanielei | | Max. | Offic | | | tc(TRAIO) | TRAIO input cycle time | | - | ns | | | tWH(TRAIO) | TRAIO input "H" width | | - | ns | | | tWL(TRAIO) | TRAIO input "L" width | | = | ns | | Figure 5.12 TRAIO Input Timing Diagram when Vcc = 2.2 V Table 5.28 Serial Interface | Symbol | Parameter | Stand | dard | Unit | |----------|------------------------|-------|------|-------| | Symbol | Faidilletei | Min. | Max. | Offic | | tc(CK) | CLKi input cycle time | 800 | - | ns | | tW(CKH) | CLKi input "H" width | 400 | - | ns | | tW(CKL) | CLKi input "L" width | 400 | - | ns | | td(C-Q) | TXDi output delay time | - | 200 | ns | | th(C-Q) | TXDi hold time | | - | ns | | tsu(D-C) | RXDi input setup time | | - | ns | | th(C-D) | RXDi input hold time | | - | ns | i = 0 or 2 Figure 5.13 Serial Interface Timing Diagram when Vcc = 2.2 V Table 5.29 External Interrupt $\overline{INTi}$ (i = 0, 1, 2, 4) Input | Symbol | Parameter | Stand | dard | Unit | |---------|----------------------|---------|------|-------| | Symbol | Parameter | | Max. | Offic | | tW(INH) | ĪNTi input "H" width | 1000(1) | - | ns | | tW(INL) | INTi input "L" width | 1000(2) | 1 | ns | ### NOTES: - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.14 External Interrupt INTi Input Timing Diagram when Vcc = 2.2 V Page 40 of 41 R8C/2G Group Package Dimensions # **Package Dimensions** Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website. **REVISION HISTORY** # R8C/2G Group Datasheet | Rev. | Date | | Description | |------|--------------|-----------|----------------------------------------------------------------------------------------------------------------------| | Nev. | Date | Page | Summary | | 0.10 | Jul 20, 2007 | _ | First Edition issued | | 0.20 | Nov 12, 2007 | 2 | Table 1.1 I/O Ports: "• Output-only: 1" added "• CMOS I/O ports: 28" → "• CMOS I/O ports: 27" | | | | 4 | Figure 1.2 revised | | | | 5 | Figure 1.3 revised | | | | 6 | Table 1.3 Pin Number: 4, 6, 20 revised | | | | 7 | Table 1.4 I/O port: "P4_3 to P4_5" $\rightarrow$ "P4_3, P4_5" Output port added | | | | 12 | Table 4.1 0006h "01001000b" → "01011000b" | | | | 16 | Table 4.5 0118h to 011Dh: After reset revised<br>011Fh "Timer RE Real-Time Clock Precision Adjust Register"<br>added | | | | 24 | Table 5.2 NOTE2 revised | | 1.00 | Apr 04, 2008 | All pages | "Under development" deleted | | | | 2 | Table 1.1 revised | | | | 3 | Table 1.2 "(D): Under development" deleted | | | | 11 | Figure 3.1 "Expanded area" deleted | | | | 12 | Table 4.1 "002Eh" "002Fh" revised | | | | 13 | Table 4.2 "003Eh" "003Fh" revised | | | | 25 | Table 5.3 revised Figure 5.2 deleted | | | | 28 | Table 5.8, Table 5.11 revised<br>Table 5.9 revised, NOTE3 added | | | | 30 | Table 5.13 revised | | | | 34 | Table 5.19 revised | | | | 38 | Table 5.25 revised | | | | | | All trademarks and registered trademarks are the property of their respective owners. Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan notice. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the date this document, in the such procedure in the th # **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. ### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510