## CY8C20224/CY8C20324 CY8C20424/CY8C20524 # CapSense<sup>®</sup> PSoC<sup>®</sup> Programmable System-on-Chip™ #### **Features** - Low power, configurable CapSense® - □ Configurable capacitive sensing elements - □ operating voltage - □ Operating voltage: 2.4 V to 5.25 V - □ Low operating current - Active 1.5 mA (at 3.0 V, 12 MHz) - Sleep 2.8 μA (at 3.3 V) - □ Supports up to 25 capacitive buttons - Supports one slider - □ Up to 10 cm proximity sensing - □ Supports up to 28 general-purpose I/O (GPIO) pins - · Drive LEDs and other outputs - □ Configurable LED behavior (fading, strobing) - □ LED color mixing (RBG LEDs) - $\hfill \ensuremath{\square}$ Pull-up, high Z, open-drain, and CMOS drive modes on all GPIOs - □ Internal ±5.0% 6 or12 MHz main oscillator - □ Internal low-speed oscillator at 32 kHz - □ Low external component count - · No external crystal or oscillator components - · No external voltage regulator required - High-performance CapSense - ☐ Ultra fast scan speed —1 kHz (nominal) - □ Reliable finger detection through 5 mm thick acrylic - □ Excellent EMI and AC noise immunity - Industry best flexibility - ☐ 8 KB flash program storage 50,000 erase and write cycles - □ 512-bytes SRAM data storage - Bootloader for ease of field reprogramming - □ Partial flash updates - □ Flexible flash protection modes - □ Interrupt controller - □ In-system serial programming (ISSP) - □ Free complete development tool (PSoC Designer™) - □ Full-featured, in-circuit emulator and programmer - Full-speed emulation - · Complex breakpoint structure - 128 KB trace memory - Additional system resources - Configurable communication speeds - □ I<sup>2</sup>C slave - □ SPI master and SPI slave - □ Watchdog and sleep timers - ☐ Internal voltage reference - □ Integrated supervisory circuit ## **Logic Block Diagram** ## **Contents** | PSoC® Functional Overview | 3 | |-----------------------------------|------| | PSoC Core | 3 | | CapSense Analog System | 3 | | Additional System Resources | 4 | | Getting Started | 4 | | Application Notes | 4 | | Development Kits | 4 | | Training | | | CYPros Consultants | 4 | | Solutions Library | 4 | | Technical Support | | | Development Tools | 5 | | PSoC Designer Software Subsystems | | | Designing with PSoC Designer | 6 | | Select User Modules | | | Configure User Modules | 6 | | Organize and Connect | 6 | | Generate, Verify, and Debug | 6 | | Pinouts | | | 16-pin Part Pinout | | | 24-pin Part Pinout | | | 28-pin Part Pinout | | | 32-pin Part Pinout | | | 48-pin OCD Part Pinout | | | Electrical Specifications | | | Absolute Maximum Ratings | | | Operating Temperature | | | DC Electrical Characteristics | . 15 | | AC Electrical Characteristics | 19 | |-----------------------------------------|----| | Ordering Information | | | Ordering Code Definitions | | | Packaging Dimensions | | | Thermal Impedances | | | Solder Reflow Specifications | | | Development Tool Selection | | | Software | | | Development Kits | | | Evaluation Tools | | | Device Programmers | 32 | | Accessories (Emulation and Programming) | 32 | | Acronyms | 33 | | Acronyms Used | 33 | | Reference Documents | 33 | | Document Conventions | 34 | | Units of Measure | 34 | | Numeric Conventions | 34 | | Glossary | 34 | | Document History Page | 39 | | Sales, Solutions, and Legal Information | 41 | | Worldwide Sales and Design Support | 41 | | Products | 41 | | PSoC® Solutions | | | Cypress Developer Community | 41 | | Technical Support | 41 | ## PSoC® Functional Overview The PSoC family consists of many programmable system-on-chips with on-chip controller devices. These devices are designed to replace multiple traditional MCU based system components with one, low cost single chip programmable component. A PSoC device includes configurable analog and digital blocks, and programmable interconnect. This architecture enables the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts. The PSoC architecture for this device family is comprised of three main areas: core, system resources, and CapSense analog system. A common, versatile bus enables connection between I/O and the analog system. Each CY8C20x24 PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 28 GPIOs are also included. The GPIOs provide access to the MCU and analog mux. #### **PSoC Core** The PSoC core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and internal main oscillator (IMO) and internal low-speed oscillator (ILO). The CPU core, called the M8C, is a powerful processor with speeds up to 12 MHz. The M8C is a 2-MIPS, 8-bit Harvard-architecture microprocessor. System resources provide additional capability, such as a configurable I<sup>2</sup>C slave or SPI master-slave communication interface and various system resets supported by the M8C. The analog system is composed of the CapSense PSoC block and an internal 1.8-V analog reference. Together, they support capacitive sensing of up to 28 inputs. #### CapSense Analog System The analog system contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins are completed quickly and easily across multiple ports. Figure 1. Analog System Block Diagram #### Analog Multiplexer System The analog mux bus connects to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator. Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. The analog multiplexer system in the CY8C20x24 device family is optimized for basic CapSense functionality. It supports sensing of CapSense buttons, proximity sensors, and a single slider. Other multiplexer applications include: - Capacitive slider interface. - Chip-wide mux that enables analog input from any I/O pin. - Crosspoint connection between any I/O pin combinations. When designing capacitive sensing applications, refer to the latest signal to noise signal level requirements application notes, which are found in <a href="http://www.cypress.com">http://www.cypress.com</a> Design Resources > Application Notes. In general, and unless otherwise noted in the relevant application notes, the minimum signal-to-noise ratio (SNR) requirement for CapSense applications is 5:1. #### Typical Application Figure 2 illustrates a typical application: CapSense multimedia keys for a notebook computer with a slider, four buttons, and four LEDs. Figure 2. CapSense Multimedia Button-Board Application ### Additional System Resources System resources, some of which are previously listed, provide additional capability useful to complete systems. Additional resources include low voltage detection (LVD) and power on reset (POR). Brief statements describing the merits of each system resource follow. - The I<sup>2</sup>C slave and SPI master-slave module provides 50, 100, or 400 kHz communication over two wires. SPI communication over three or four wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock). - LVD interrupts signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor. - An internal 1.8-V reference provides an absolute reference for capacitive sensing. - The 5 V maximum input, 3 V fixed output, low dropout regulator (LDO) provides regulation for I/Os. A register controlled bypass mode enables the user to disable the LDO. ## **Getting Started** This datasheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming details, see the PSoC® Technical Reference Manual. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web. #### **Application Notes** Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs. #### **Development Kits** PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. #### **Training** Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs. #### **CYPros Consultants** Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site. #### **Solutions Library** Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. #### **Technical Support** Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736. ## **Development Tools** PSoC Designer™ is the revolutionary Integrated Design Environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes: - Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration - Extensive user module catalog - Integrated source-code editor (C and assembly) - Free C compiler with no size restrictions or time limits - Built-in debugger - In-circuit emulation - Built-in support for communication interfaces: - ☐ Hardware and software I<sup>2</sup>C slaves and masters - □ Full-speed USB 2.0 - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7. #### **PSoC Designer Software Subsystems** #### Design Entry In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for a given application. #### Code Generation Tools The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two. **Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows you to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer. #### In-Circuit Emulator A low-cost, high-functionality In-Circuit Emulator (ICE) is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24-MHz) operation. ## Designing with PSoC Designer The development process for the PSoC device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is: - 1. Select user modules. - 2. Configure user modules. - 3. Organize and connect. - 4. Generate, verify, and debug. #### Select User Modules PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules". User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### **Configure User Modules** Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, an EzI2Cs User Module configures the I²C block in PSoC. Using these parameters, you can establish the slave address and I²C speed. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All of the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module data sheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information that you may need to successfully implement your design. ### **Organize and Connect** Build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. Perform the selection, configuration, and routing so that you have complete control over all on-chip resources. #### Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides APIs with high-level functions to control and respond to hardware events at run time, and interrupt service routines that you can adapt as needed. A complete code development environment allows you to develop and customize your applications in C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's Debugger (accessed by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer. It allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals ### **Pinouts** This section describes, lists, and illustrates the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC device pins and pinout configurations. The CY8C20x24 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog bus. However, $V_{SS}$ , $V_{DD}$ , and XRES are not capable of Digital I/O. #### **16-pin Part Pinout** Figure 3. CY8C20224 16-pin PSoC Device Table 1. 16-pin Part Pinout (COL) | Pin No. | Digital | Analog | Name | Description | | | | |---------|-----------------|--------|-----------------|-----------------------------------------------------|--|--|--| | 1 | I/O | I | P2[5] | | | | | | 2 | I/O | I | P2[1] | | | | | | 3 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | | 4 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | | 5 | I <sub>OH</sub> | Į | P1[3] | SPI CLK | | | | | 6 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | | 7 | Po | wer | V <sub>SS</sub> | Ground connection | | | | | 8 | I <sub>OH</sub> | I | P1[0] | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA | | | | | 9 | I <sub>OH</sub> | I | P1[2] | | | | | | 10 | I <sub>OH</sub> | I | P1[4] | Optional external clock input (EXTCLK) | | | | | 11 | In | put | XRES | Active high external reset with internal pull-down | | | | | 12 | I/O | I | P0[4] | | | | | | 13 | Po | wer | $V_{DD}$ | Supply voltage | | | | | 14 | I/O | I | P0[7] | | | | | | 15 | I/O | I | P0[3] | Integrating input | | | | | 16 | I/O | ĺ | P0[1] | Integrating input | | | | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive #### Note Document Number: 001-41947 Rev. \*N <sup>1.</sup> These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details. ## 24-pin Part Pinout Figure 4. CY8C20324 24-pin PSoC Device Table 2. 24-pin Part Pinout (QFN [2]) | Table 2: 24-piii i ait i illoat (Qi N | | | | |---------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | Digital | Analog | Name | Description | | I/O | I | P2[5] | | | I/O | I | P2[3] | | | I/O | I | P2[1] | | | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | I <sub>OH</sub> | I | P1[3] | SPI CLK | | I <sub>OH</sub> | I | P1[1] | CLK <sup>[3]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | NC | No connection | | Po | ower | V <sub>SS</sub> | Ground connection | | I <sub>OH</sub> | I | P1[0] | DATA <sup>[3]</sup> , I <sup>2</sup> C SDA | | I <sub>OH</sub> | I | P1[2] | | | I <sub>OH</sub> | I | P1[4] | Optional external clock input (EXTCLK) | | I <sub>OH</sub> | I | P1[6] | | | Ir | nput | XRES | Active high external reset with internal pull-down | | I/O | I | P2[0] | | | I/O | I | P0[0] | | | I/O | I | P0[2] | | | I/O | I | P0[4] | | | I/O | I | P0[6] | | | Po | ower | $V_{DD}$ | Supply voltage | | I/O | I | P0[7] | | | I/O | I | P0[5] | | | I/O | I | P0[3] | Integrating input | | I/O | I | P0[1] | Integrating input | | Po | ower | Vss | Center pad is connected to ground | | | Digital | Digital Analog I/O I I/O I I/O I I I/O I I I/O | Digital Analog Name I/O | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive #### Notes - The center pad on the QFN package is connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal. These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details. ### 28-pin Part Pinout Figure 5. CY8C20524 28-pin PSoC Device Table 3. 28-pin Part Pinout (SSOP) | Pin No. | Digital | Analog | Name | Description | |---------|-----------------|--------|----------|-----------------------------------------------------| | 1 | I/O | I | P0[7] | | | 2 | I/O | I | P0[5] | | | 3 | I/O | I | P0[3] | Integrating input | | 4 | I/O | I | P0[1] | Integrating input | | 5 | I/O | I | P2[7] | | | 6 | I/O | I | P2[5] | | | 7 | 1/0 | I | P2[3] | | | 8 | 1/0 | I | P2[1] | | | 9 | Po | wer | $V_{SS}$ | Ground connection | | 10 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | 11 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | 12 | I <sub>OH</sub> | I | P1[3] | SPI CLK | | 13 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[4]</sup> , I <sup>2</sup> C SCL, SPL MOSI | | 14 | Po | wer | $V_{SS}$ | Ground connection | | 15 | I <sub>OH</sub> | I | P1[0] | Data <sup>[4]</sup> , I <sup>2</sup> C SDA | | 16 | I <sub>OH</sub> | I | P1[2] | | | 17 | I <sub>OH</sub> | I | P1[4] | Optional external clock input (EXTCLK) | | 18 | I <sub>OH</sub> | I | P1[6] | | | 19 | In | put | XRES | Active high external reset with internal pull-down | | 20 | I/O | I | P2[0] | | | 21 | 1/0 | I | P2[2] | | | 22 | I/O | I | P2[4] | | | 23 | I/O | I | P2[6] | | | 24 | I/O | I | P0[0] | | | 25 | I/O | I | P0[2] | | | 26 | I/O | I | P0[4] | | | 27 | I/O | I | P0[6] | | | 28 | Po | wer | $V_{DD}$ | Supply voltage | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive #### Note Document Number: 001-41947 Rev. \*N <sup>4.</sup> These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details. ## 32-pin Part Pinout Figure 6. CY8C20424 32-pin PSoC Device Table 4. 32-pin Part Pinout (QFN [5]) | Pin No. | Digital | Analog | Name | Description | | | | |---------|-----------------|--------|-----------------|-----------------------------------------------------|--|--|--| | 1 | I/O | _ | P0[1] | Integrating Input | | | | | 2 | I/O | İ | P2[7] | | | | | | 3 | I/O | İ | P2[5] | | | | | | 4 | I/O | I | P2[3] | | | | | | 5 | I/O | İ | P2[1] | | | | | | 6 | I/O | İ | P3[3] | | | | | | 7 | I/O | İ | P3[1] | | | | | | 8 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | | 9 | I <sub>OH</sub> | 1 | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | | 10 | I <sub>OH</sub> | I | P1[3] | SPI CLK | | | | | 11 | I <sub>OH</sub> | 1 | P1[1] | CLK <sup>[6]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | | 12 | Po | wer | V <sub>SS</sub> | Ground connection | | | | | 13 | I <sub>OH</sub> | 1 | P1[0] | DATA <sup>[6]</sup> , I <sup>2</sup> C SDA | | | | | 14 | I <sub>OH</sub> | I | P1[2] | | | | | | 15 | I <sub>OH</sub> | I | P1[4] | Optional external clock input (EXTCLK) | | | | | 16 | I <sub>OH</sub> | I | P1[6] | | | | | | 17 | In | put | XRES | Active high external reset with internal pull-down | | | | #### Notes <sup>5.</sup> The center pad on the QFN package is connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal. <sup>6.</sup> These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details. Table 4. 32-pin Part Pinout (QFN [5]) (continued) | Pin No. | Digital | Analog | Name | Description | |---------|--------------------------|--------|----------|-----------------------------------| | 18 | I/O | I | P3[0] | | | 19 | I/O | I | P3[2] | | | 20 | I/O | I | P2[0] | | | 21 | I/O | Ĺ | P2[2] | | | 22 | I/O | I | P2[4] | | | 23 | I/O | I | P2[6] | | | 24 | I/O | Ĺ | P0[0] | | | 25 | I/O | Ĺ | P0[2] | | | 26 | I/O | I | P0[4] | | | 27 | I/O | I | P0[6] | | | 28 | Po | wer | $V_{DD}$ | Supply voltage | | 29 | I/O | I | P0[7] | | | 30 | I/O | I | P0[5] | | | 31 | I/O | I | P0[3] | Integrating input | | 32 | 32 Power V <sub>SS</sub> | | $V_{SS}$ | Ground connection | | CP | Po | wer | $V_{SS}$ | Center pad is connected to ground | A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive #### 48-pin OCD Part Pinout The 48-pin QFN part table and pin diagram is for the CY8C20024 On-Chip Debug (OCD) PSoC device. This part is only used for in-circuit debugging. It is NOT available for production. Figure 7. CY8C20024 OCD PSoC Device Table 5. 48-pin OCD Part Pinout (QFN [7]) | Pin No. | Digital | Analog | Name | Description | | |---------|-----------------|--------|-------|-----------------------------------------------------|--| | 1 | | | NC | No connection | | | 2 | I/O | I | P0[1] | Integrating Input | | | 3 | I/O | I | P2[7] | | | | 4 | I/O | I | P2[5] | | | | 5 | I/O | I | P2[3] | | | | 6 | I/O | I | P2[1] | | | | 7 | I/O | I | P3[3] | | | | 8 | I/O | I | P3[1] | | | | 9 | I <sub>OH</sub> | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | 10 | I <sub>OH</sub> | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | 11 | | | NC | No connection | | | 12 | | | NC | No connection | | | 13 | | | NC | No connection | | | 14 | | | NC | No connection | | | 15 | I <sub>OH</sub> | I | P1[3] | SPI CLK | | | 16 | I <sub>OH</sub> | I | P1[1] | CLK <sup>[8]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | 17 | Po | wer | Vss | Ground connection | | | 18 | | | CCLK | OCD CPU clock output | | | 19 | | | HCLK | OCD high speed clock output | | | 20 | I <sub>OH</sub> | I | P1[0] | DATA <sup>[8]</sup> , I <sup>2</sup> C SDA | | #### Notes <sup>7.</sup> The center pad on the QFN package is connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal. <sup>8.</sup> These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details. Table 5. 48-pin OCD Part Pinout (QFN [7]) (continued) | Pin No. | Digital | Analog | Name | Description | |---------|-----------------|--------|----------|----------------------------------------------------| | 21 | I <sub>OH</sub> | I | P1[2] | | | 22 | | | NC | No connection | | 23 | | | NC | No connection | | 24 | | | NC | No connection | | 25 | I <sub>OH</sub> | I | P1[4] | Optional external clock input (EXTCLK) | | 26 | I <sub>OH</sub> | I | P1[6] | | | 27 | In | put | XRES | Active high external reset with internal pull-down | | 28 | I/O | I | P3[0] | | | 29 | I/O | I | P3[2] | | | 30 | I/O | I | P2[0] | | | 31 | I/O | I | P2[2] | | | 32 | I/O | I | P2[4] | | | 33 | I/O | I | P2[6] | | | 34 | I/O | I | P0[0] | | | 35 | I/O | I | P0[2] | | | 36 | I/O | I | P0[4] | | | 37 | | | NC | No connection | | 38 | | | NC | No connection | | 39 | | | NC | No connection | | 40 | I/O | I | P0[6] | | | 41 | Po | wer | $V_{DD}$ | Supply voltage | | 42 | | | OCDO | OCD odd data output | | 43 | | | OCDE | OCD even data I/O | | 44 | I/O | I | P0[7] | | | 45 | I/O | ļ | P0[5] | | | 46 | I/O | ļ | P0[3] | Integrating input | | 47 | Po | wer | $V_{SS}$ | Ground connection | | 48 | | | NC | No connection | | CP | Po | wer | $V_{SS}$ | Center pad is connected to ground | A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive. ## **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC devices. For the latest electrical specifications, visit the web at http://www.cypress.com/psoc. Specifications are valid for –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C and T<sub>J</sub> $\leq$ 100 °C as specified, except where noted. Refer to Table 16 on page 19 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode. Figure 8. Voltage versus CPU Frequency and IMO Frequency Trim Options ### **Absolute Maximum Ratings** **Table 6. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|---------------------------------------------------------------|----------------|-----|-----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 25 | +100 | °C | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 65 °C degrades reliability. | | T <sub>A</sub> | Ambient temperature with power applied | -40 | - | +85 | °C | | | $V_{DD}$ | Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | -0.5 | _ | +6.0 | V | | | V <sub>IO</sub> | DC input voltage | $V_{SS} - 0.5$ | - | V <sub>DD</sub> + 0.5 | V | | | $V_{IOZ}$ | DC voltage applied to tri-state | $V_{SS} - 0.5$ | - | V <sub>DD</sub> + 0.5 | V | | | I <sub>MIO</sub> | Maximum current into any port pin | -25 | _ | +50 | mA | | | ESD | Electrostatic discharge voltage | 2000 | _ | _ | V | Human Body Model ESD. | | LU | Latch-up current | _ | - | 200 | mA | | ### **Operating Temperature** **Table 7. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient temperature | -40 | _ | +85 | °C | | | TJ | Junction temperature | -40 | _ | +100 | °C | The temperature rise from ambient to junction is package specific. See Table 31 on page 30. The user must limit the power consumption to comply with this requirement. | ### **DC Electrical Characteristics** #### DC Chip Level Specifications Table 8 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 $^{\circ}\text{C}$ . These are for design guidance only. Table 8. DC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|------------------------------------------------------------------| | $V_{DD}$ | Supply voltage | 2.40 | _ | 5.25 | V | | | I <sub>DD12</sub> | Supply current, IMO = 12 MHz | - | 1.5 | 2.5 | mA | Conditions are $V_{DD}$ = 3.0 V,<br>$T_A$ = 25 °C, CPU = 12 MHz. | | I <sub>DD6</sub> | Supply current, IMO = 6 MHz | - | 1 | 1.5 | mA | Conditions are $V_{DD}$ = 3.0 V,<br>$T_A$ = 25 °C, CPU = 6 MHz. | | I <sub>SB27</sub> | Sleep (Mode) current with POR,<br>LVD, sleep timer, WDT, and<br>internal slow oscillator active. Mid<br>temperature range. | - | 2.6 | 4 | μA | $V_{DD}$ = 2.55 V, 0 °C $\leq$ T <sub>A</sub> $\leq$ 40 °C. | | I <sub>SB</sub> | Sleep (Mode) current with POR,<br>LVD, sleep timer, WDT, and<br>internal slow oscillator active. | - | 2.8 | 5 | μA | $V_{DD}$ = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C. | #### DC GPIO Specifications Unless otherwise noted, Table 9 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: $4.75\,\text{V}$ to $5.25\,\text{V}$ and $-40\,^\circ\text{C} \le T_A \le 85\,^\circ\text{C}$ , $3.0\,\text{V}$ to $3.6\,\text{V}$ and $-40\,^\circ\text{C} \le T_A \le 85\,^\circ\text{C}$ , or $2.4\,\text{V}$ to $3.0\,\text{V}$ and $-40\,^\circ\text{C} \le T_A \le 85\,^\circ\text{C}$ , respectively. Typical parameters apply to $5\,\text{V}$ , $3.3\,\text{V}$ , and $2.7\,\text{V}$ at $25\,^\circ\text{C}$ . These are for design guidance only. Table 9. 5 V and 3.3 V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH1</sub> | High output voltage, port 0, 2, or 3 pins | V <sub>DD</sub> – 0.2 | - | _ | V | $I_{OH} \le 10 \ \mu\text{A}, \ V_{DD} \ge 3.0 \ \text{V}, \ \text{maximum of} \ 20 \ \text{mA source current in all I/Os}.$ | | V <sub>OH2</sub> | High output voltage, port 0, 2, or 3 pins | V <sub>DD</sub> – 0.9 | - | _ | V | $I_{OH}$ = 1 mA, $V_{DD} \ge 3.0$ V, maximum of 20 mA source current in all I/Os. | | V <sub>OH3</sub> | High output voltage,<br>port 1 pins with LDO regulator<br>disabled | V <sub>DD</sub> – 0.2 | - | _ | V | I <sub>OH</sub> < 10 μA, V <sub>DD</sub> ≥ 3.0 V, maximum of 10 mA source current in all I/Os. | | V <sub>OH4</sub> | High output voltage,<br>port 1 pins with LDO regulator<br>disabled | V <sub>DD</sub> – 0.9 | - | _ | V | $I_{OH}$ = 5 mA, $V_{DD} \ge 3.0$ V, maximum of 20 mA source current in all I/Os. | | V <sub>OH5</sub> | High output voltage,<br>port 1 pins with 3.0 V LDO<br>regulator enabled | 2.7 | 3.0 | 3.3 | V | $I_{OH}$ < 10 µA, $V_{DD} \ge 3.1$ V, maximum of 4 I/Os all sourcing 5 mA. | | V <sub>OH6</sub> | High output voltage,<br>port 1 pins with 3.0 V LDO<br>regulator enabled | 2.2 | - | _ | V | $I_{OH}$ = 5 mA, $V_{DD} \ge 3.1$ V, maximum of 20 mA source current in all I/Os. | | V <sub>OH7</sub> | High output voltage,<br>port 1 pins with 2.4 V LDO<br>regulator enabled | 2.1 | 2.4 | 2.7 | V | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ $\geq$ 3.0 V, maximum of 20 mA source current in all I/Os. | | V <sub>OH8</sub> | High output voltage,<br>port 1 pins with 2.4 V LDO<br>regulator enabled | 2.0 | - | _ | V | $I_{OH}$ < 200 $\mu\text{A},V_{DD} \geq$ 3.0 V, maximum of 20 mA source current in all I/Os. | | V <sub>OH9</sub> | High output voltage,<br>port 1 pins with 1.8 V LDO<br>regulator enabled | 1.6 | 1.8 | 2.0 | V | $I_{OH}$ < 10 μA, 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, 0 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C, maximum of 20 mA source current in all I/Os. | | V <sub>OH10</sub> | High output voltage,<br>port 1 pins with 1.8 V LDO<br>regulator enabled | 1.5 | - | _ | V | $I_{OH}$ < 100 μA, 3.0 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, 0 °C $\leq$ TA $\leq$ 85 °C, maximum of 20 mA source current in all I/Os. | Document Number: 001-41947 Rev. \*N Table 9. 5 V and 3.3 V DC GPIO Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|--------------------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OL</sub> | Low output voltage | - | _ | 0.75 | V | $I_{OL}$ = 20 mA, $V_{DD}$ > 3.0V, maximum of 60 mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5]). | | I <sub>OH2</sub> | High level source current, port 0, 2, or 3 pins | 1 | _ | _ | mA | ${ m V}_{ m OH}$ = ${ m V}_{ m DD}$ – 0.9, for the limitations of the total current and ${ m I}_{ m OH}$ at other ${ m V}_{ m OH}$ levels see the notes for ${ m V}_{ m OH}$ . | | I <sub>OH4</sub> | High level source current,<br>port 1 pins with LDO regulator<br>disabled | 5 | _ | _ | mA | $V_{OH}$ = $V_{DD}$ – 0.9, for the limitations of the total current and $I_{OH}$ at other $V_{OH}$ levels see the notes for $V_{OH}$ . | | I <sub>OL</sub> | Low level sink current | 20 | _ | - | mA | $V_{OH}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$ . | | V <sub>IL</sub> | Input low voltage | _ | - | 0.8 | V | $3.0~V \leq V_{DD} \leq 5.25~V$ | | V <sub>IH</sub> | Input high voltage | 2.0 | - | | V | $3.0~V \leq V_{DD} \leq 5.25~V$ | | V <sub>H</sub> | Input hysteresis voltage | = | 140 | - | mV | | | I <sub>IL</sub> | Input leakage (absolute value) | _ | 1 | - | nΑ | Gross tested to 1 µA | | C <sub>IN</sub> | Capacitive load on pins as input | 0.5 | 1.7 | 5 | pF | Package and pin dependent temperature = 25 °C | | C <sub>OUT</sub> | Capacitive load on pins as output | 0.5 | 1.7 | 5 | pF | Package and pin dependent temperature = 25 °C | Table 10. 2.7 V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|--------------------------------------------------------------------|-----------------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH1</sub> | High output voltage,<br>port 1 pins with LDO regulator<br>disabled | V <sub>DD</sub> – 0.2 | - | _ | V | I <sub>OH</sub> < 10 μA, maximum of 10 mA source current in all I/Os. | | V <sub>OH2</sub> | High output voltage,<br>port 1 pins with LDO regulator<br>disabled | V <sub>DD</sub> – 0.5 | - | _ | V | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os. | | V <sub>OL</sub> | Low output voltage | | - | 0.75 | V | I <sub>OL</sub> = 10 mA, maximum of 30 mA sink current on even port pins (for example, P0[2] and P1[4]) and 30 mA sink current on odd port pins (for example, P0[3] and P1[5]). | | I <sub>OH2</sub> | High level source current, port 1 pins with LDO regulator disabled | 2 | - | _ | mA | $V_{OH} = V_{DD} - 0.5$ , for the limitations of the total current and $I_{OH}$ at other $V_{OH}$ levels see the notes for $V_{OH}$ . | | I <sub>OL</sub> | Low level sink current | 10 | - | - | mA | $V_{OH}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$ . | | V <sub>OLP1</sub> | Low output voltage port 1 pins | - | - | 0.4 | V | IOL = 5 mA, maximum of 50 mA sink current on even port pins (for example, P0[2] and P3[4]) and 50 mA sink current on odd port pins (for example, P0[3] and P2[5]). 2.4 $V \le V_{DD} \le 3.0 \text{ V}$ | | V <sub>IL</sub> | Input low voltage | _ | - | 0.75 | V | $2.4 \text{ V} \le \text{V}_{DD} \le 3.0 \text{ V}$ | | V <sub>IH1</sub> | Input high voltage | 1.4 | _ | - | V | $2.4~V \leq V_{DD} \leq 2.7~V$ | | V <sub>IH2</sub> | Input high voltage | 1.6 | - | _ | V | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.0 \text{ V}$ | | $V_{H}$ | Input hysteresis voltage | - | 60 | _ | mV | | | I <sub>IL</sub> | Input leakage (absolute value) | _ | 1 | _ | nA | Gross tested to 1 μA | #### Table 10. 2.7 V DC GPIO Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----|-----|-----|-------|-----------------------------------------------| | C <sub>IN</sub> | Capacitive load on pins as input | 0.5 | 1.7 | 5 | | Package and pin dependent temperature = 25 °C | | C <sub>OUT</sub> | Capacitive load on pins as output | 0.5 | 1.7 | 5 | | Package and pin dependent temperature = 25 °C | #### DC Analog Mux Bus Specifications Table 11 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 $^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85 $^{\circ}$ C, 3.0 V to 3.6 V and -40 $^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85 $^{\circ}$ C, or 2.4 V to 3.0 V and -40 $^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85 $^{\circ}$ C, respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 $^{\circ}$ C. These are for design guidance only. Table 11. DC Analog Mux Bus Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|----------------------------------------|-----|-----|------------|----------|------------------------------------------------------------------------------------| | R <sub>SW</sub> | Switch resistance to common analog bus | _ | _ | 400<br>800 | $\Omega$ | $ \begin{array}{l} Vdd \geq 2.7 \ V \\ 2.4 \ V \leq Vdd \leq 2.7 \ V \end{array} $ | #### DC Low Power Comparator Specifications Table 12 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C $\leq$ $T_A \leq$ 85 °C, 3.0 V to 3.6 V and -40 °C $\leq$ $T_A \leq$ 85 °C, or 2.4 V to 3.0 V and -40 °C $\leq$ $T_A \leq$ 85 °C, respectively. Typical parameters apply to 5 V at 25 °C. These are for design guidance only. Table 12. DC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|----------------------------------------------------|-----|-----|-----------------------|-------|-------| | $V_{REFLPC}$ | Low power comparator (LPC) reference voltage range | 0.2 | _ | V <sub>DD</sub> – 1.0 | V | | | I <sub>SLPC</sub> | LPC supply current | _ | 10 | 40 | μA | | | V <sub>OSLPC</sub> | LPC voltage offset | _ | 2.5 | 30 | mV | | #### DC POR and LVD Specifications Table 13 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C $\leq$ $T_A$ $\leq$ 85 °C, 3.0 V to 3.6 V and -40 °C $\leq$ $T_A$ $\leq$ 85 °C, or 2.4 V to 3.0 V and -40 °C $\leq$ $T_A$ $\leq$ 85 °C, respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only. Table 13. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------| | VPPOR0<br>VPPOR1<br>VPPOR2 | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | -<br>-<br>- | 2.36<br>2.60<br>2.82 | 2.40<br>2.65<br>2.95 | \<br>\<br>\ | V <sub>DD</sub> is greater than or equal to 2.5 V during startup, reset from the XRES pin, or reset from Watchdog. | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.39<br>2.54<br>2.75<br>2.85<br>2.96<br>-<br>-<br>4.52 | 2.45<br>2.71<br>2.92<br>3.02<br>3.13<br>-<br>4.73 | 2.51 <sup>[9]</sup> 2.78 <sup>[10]</sup> 2.99 <sup>[11]</sup> 3.09 3.20 - 4.83 | V V V V V V V V V V V V V V V V V V V | | #### Notes <sup>9.</sup> Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 00) for falling supply. <sup>10.</sup> Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 01) for falling supply. 11. Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 10) for falling supply. #### DC Programming Specifications Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 ^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 ^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at $25 ^{\circ}\text{C}$ . These are for design guidance only. **Table 14. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------------|-----------------------|-----|------------------------|-------|----------------------------------------------------------------------------------------| | V <sub>DDP</sub> | V <sub>DD</sub> for programming and erase | 4.5 | 5 | 5.5 | V | This specification applies to the functional requirements of external programmer tools | | $V_{DDLV}$ | Low V <sub>DD</sub> for verify | 2.4 | 2.5 | 2.6 | V | This specification applies to the functional requirements of external programmer tools | | V <sub>DDHV</sub> | High V <sub>DD</sub> for verify | 5.1 | 5.2 | 5.3 | V | This specification applies to the functional requirements of external programmer tools | | V <sub>DDIWRITE</sub> | Supply voltage for flash write operation | 2.7 | _ | 5.25 | V | This specification applies to this device when it is executing internal flash writes | | I <sub>DDP</sub> | Supply current during programming or verify | - | 5 | 25 | mA | | | V <sub>ILP</sub> | Input low voltage during programming or verify | - | - | 0.8 | V | | | V <sub>IHP</sub> | Input high voltage during programming or verify | 2.2 | - | - | V | | | I <sub>ILP</sub> | Input current when applying Vilp to P1[0] or P1[1] during programming or verify | 1 | 1 | 0.2 | mA | Driving internal pull-down resistor. | | I <sub>IHP</sub> | Input current when applying Vihp<br>to P1[0] or P1[1] during<br>programming or verify | - | _ | 1.5 | mA | Driving internal pull-down resistor. | | V <sub>OLV</sub> | Output low voltage during programming or verify | - | _ | V <sub>SS</sub> + 0.75 | V | | | V <sub>OHV</sub> | Output high voltage during programming or verify | V <sub>DD</sub> – 1.0 | - | V <sub>DD</sub> | V | | | Flash <sub>ENPB</sub> | Flash endurance (per block) <sup>[12]</sup> | 50,000 | | _ | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash endurance (total) <sup>[13]</sup> | 1,800,000 | _ | _ | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash data retention | 10 | _ | _ | Years | | #### DC I<sup>2</sup>C Specifications Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , 3.0~V to 3.6~V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , or 2.4~V to 3.0~V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , respectively. Typical parameters apply to 5~V, 3.3~V, or 2.7~V at $25~^\circ\text{C}$ . These are for design guidance only. Table 15. DC I<sup>2</sup>C Specifications<sup>[14]</sup> | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|------------------|-----------------------|-----|------------------------|-------|-------------------------------------------------------| | $V_{ILI2C}$ | Input low level | _ | _ | 0.3 × V <sub>DD</sub> | V | $2.4~V \leq V_{DD} \leq 3.6~V$ | | | | _ | _ | 0.25 × V <sub>DD</sub> | V | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | V <sub>IHI2C</sub> | Input high level | 0.7 × V <sub>DD</sub> | - | _ | V | $2.4 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | #### Notes <sup>12.</sup> The 50,000 cycle flash endurance per block will only be guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4 V to 3.0 V, 3.0 V to 3.6 V and 4.75 V to 5.25 V. <sup>13.</sup> A maximum of 36 × 50,000 block endurance cycles is allowed. This is balanced between operations on 36 × 1 blocks of 50,000 maximum cycles each, 36 × 2 blocks of 25,000 maximum cycles each, or 36 × 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 × 50,000 and that no single block ever sees more than 50,000 cycles). <sup>14.</sup> All GPIO meet the DC GPIO $V_{IL}$ and $V_{IH}$ specifications found in the DC GPIO Specifications sections. The I<sup>2</sup>C GPIO pins also meet the above specs. ### **AC Electrical Characteristics** #### AC Chip Level Specifications Table 16 and Table 17 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , 3.0 V to 3.6 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , or 2.4 V to 3.0 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 $^\circ\text{C}$ . These are for design guidance only. Table 16. 5 V and 3.3 V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------------|----------------------------------------------------------------------|------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>CPU1</sub> | CPU frequency (3.3 V nominal) | 0.75 | - | 12.6 | MHz | 12 MHz only for SLIMO Mode = 0 | | F <sub>32K1</sub> | ILO frequency | 15 | 32 | 64 | kHz | | | F <sub>32K_U</sub> | ILO untrimmed frequency | 5 | _ | 100 | kHz | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on this timing. | | F <sub>IMO12</sub> | IMO stability for 12 MHz<br>(Commercial temperature) <sup>[15]</sup> | 11.4 | 12 | 12.6 | MHz | Trimmed for 3.3 V operation using factory trim values. See Figure 8 on page 14, SLIMO Mode = 0. | | F <sub>IMO6</sub> | IMO stability for 6 MHz<br>(Commercial temperature) | 5.5 | 6.0 | 6.5 | MHz | Trimmed for 3.3 V operation using factory trim values. See Figure 8 on page 14, SLIMO Mode = 1. | | DC <sub>IMO</sub> | Duty cycle of IMO | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | ILO duty cycle | 20 | 50 | 80 | % | | | t <sub>RAMP</sub> | Supply ramp time | 0 | - | - | μs | | | t <sub>XRST</sub> | External reset pulse width | 10 | - | - | μs | | | t <sub>POWERUP</sub> | Time from end of POR to CPU executing code | _ | 16 | 100 | ms | Power up from 0 V. See the System Resets section of the PSoC Technical Reference Manual. | | t <sub>jit_IMO</sub> <sup>[16]</sup> | 12 MHz IMO cycle-to-cycle jitter (RMS) | - | 200 | 1600 | ps | | | | 12 MHz IMO long term N cycle-to-cycle jitter (RMS) | _ | 600 | 1400 | ps | N = 32 | | | 12 MHz IMO period jitter (RMS) | | 100 | 900 | ps | | Notes 15.0 °C to 70 °C ambient, V<sub>DD</sub> = 3.3 V. 16. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products - AN5054 for more information. Table 17. 2.7 V AC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------------|----------------------------------------------------------------------|------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>CPU1A</sub> | CPU frequency (2.7 V nominal) | 0.75 | _ | 3.25 | MHz | 2.4 V < V <sub>DD</sub> < 3.0 V. | | F <sub>CPU1B</sub> | CPU frequency (2.7 V minimum) | 0.75 | _ | 6.3 | MHz | 2.7 V < V <sub>DD</sub> < 3.0 V. | | F <sub>32K1</sub> | ILO frequency | 8 | 32 | 96 | kHz | | | F <sub>32K_U</sub> | ILO untrimmed frequency | 5 | _ | _ | kHz | After a reset and before the M8C starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on this timing. | | F <sub>IMO12</sub> | IMO stability for 12 MHz<br>(Commercial temperature) <sup>[17]</sup> | 11.0 | 12 | 12.9 | MHz | Trimmed for 2.7 V operation using factory trim values. See Figure 8 on page 14, SLIMO Mode = 0. | | F <sub>IMO6</sub> | IMO stability for 6 MHz<br>(Commercial temperature) | 5.5 | 6.0 | 6.5 | MHz | Trimmed for 2.7 V operation using factory trim values. See Figure 8 on page 14, SLIMO Mode = 1. | | DC <sub>IMO</sub> | Duty cycle of IMO | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | ILO duty cycle | 20 | 50 | 80 | % | | | t <sub>RAMP</sub> | Supply ramp time | 0 | _ | _ | μs | | | t <sub>XRST</sub> | External reset pulse width | 10 | _ | _ | μs | | | t <sub>POWERUP</sub> | | _ | 16 | 100 | ms | Power-up from 0 V. See the System Resets section of the PSoC Technical Reference Manual. | | t <sub>jit_IMO</sub> <sup>[18]</sup> | 12 MHz IMO cycle-to-cycle jitter (RMS) | - | 500 | 900 | ps | | | | 12 MHz IMO long term N cycle-to-cycle jitter (RMS) | - | 800 | 1400 | ps | N = 32 | | | 12 MHz IMO period jitter (RMS) | _ | 300 | 500 | ps | | Notes 17.0 °C to 70 °C ambient, V<sub>DD</sub> = 3.3 V. 18. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products - AN5054 for more information. ### AC GPIO Specifications Table 18 and Table 19 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 $^{\circ}\text{C}$ . These are for design guidance only. Table 18. 5 V and 3.3 V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------| | F <sub>GPIO</sub> | GPIO operating frequency | 0 | _ | 6 | MHz | Normal strong mode, Port 1. | | t <sub>Rise023</sub> | Rise time, strong mode,<br>Cload = 50 pF,<br>ports 0, 2, 3 | 15 | - | 80 | ns | V <sub>DD</sub> = 3.0 V to 3.6 V and 4.75 V to 5.25 V, 10% to 90% | | t <sub>Rise1</sub> | Rise time, strong mode,<br>Cload = 50 pF,<br>port 1 | 10 | _ | 50 | ns | V <sub>DD</sub> = 3.0 V to 3.6 V, 10% to 90% | | t <sub>Fall</sub> | Fall time, strong mode,<br>Cload = 50 pF,<br>all ports | 10 | - | 50 | ns | V <sub>DD</sub> = 3.0 V to 3.6 V and 4.75 V to 5.25 V, 10% to 90% | Table 19. 2.7 V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------| | F <sub>GPIO</sub> | GPIO operating frequency | 0 | - | 1.5 | MHz | Normal Strong Mode, Port 1. | | t <sub>Rise023</sub> | Rise time, strong mode,<br>Cload = 50 pF,<br>ports 0, 2, 3 | 15 | _ | 100 | ns | V <sub>DD</sub> = 2.4 V to 3.0 V, 10% to 90% | | t <sub>Rise1</sub> | Rise time, strong mode,<br>Cload = 50 pF,<br>port 1 | 10 | _ | 70 | ns | V <sub>DD</sub> = 2.4 V to 3.0 V, 10% to 90% | | t <sub>Fall</sub> | Fall time, strong mode,<br>Cload = 50 pF,<br>all ports | 10 | - | 70 | ns | V <sub>DD</sub> = 2.4 V to 3.0 V, 10% to 90% | Figure 9. GPIO Timing Diagram ## AC Comparator Specifications Table 20 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , 3.0 V to 3.6 V and $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 2.4 V to 3.0 V and $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only. **Table 20. AC Comparator Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------------------------------|-----|-----|------------|----------|--------------------------------------------------------| | t <sub>COMP</sub> | Comparator response time, 50 mV overdrive | - | _ | 100<br>200 | ns<br>ns | $V_{DD} \ge 3.0 \text{ V}$<br>2.4 V < $V_{CC}$ < 3.0 V | Document Number: 001-41947 Rev. \*N Page 21 of 41 #### AC Low Power Comparator Specifications Table 21 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V at 25 °C. These are for design guidance only. **Table 21. AC Low Power Comparator Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|-------------------------------------------------------------------------| | t <sub>RLPC</sub> | LPC response time | _ | _ | 50 | | ≥ 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> . | #### AC External Clock Specifications Table 22, Table 23, and Table 24 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , or 2.4 V to 3.0 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only. Table 22. 5 V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.750 | _ | 12.6 | MHz | | | _ | High period | 38 | _ | 5300 | ns | | | _ | Low period | 38 | _ | _ | ns | | | _ | Power-up IMO to switch | 150 | - | - | μs | | Table 23. 3.3 V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 | 0.750 | _ | 12.6 | | Maximum CPU frequency is 12 MHz at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | _ | High period with CPU clock divide by 1 | 41.7 | _ | 5300 | ns | | | _ | Low period with CPU clock divide by 1 | 41.7 | - | - | ns | | | _ | Power-up IMO to switch | 150 | _ | _ | μs | | Table 24. 2.7 V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|--------------------------------------------------------------------|------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT1A</sub> | Frequency with CPU clock divide by 1 (2.7 V nominal) | 0.75 | - | 3.08 | | 2.4 V < V <sub>DD</sub> < 3.0 V. Maximum CPU frequency is 3 MHz at 2.7 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT1B</sub> | Frequency with CPU clock divide by 1 (2.7 V minimum) | 0.75 | - | 6.3 | | 2.7 V < V <sub>DD</sub> < 3.0 V. Maximum CPU frequency is 3 MHz at 2.7 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT2A</sub> | Frequency with CPU clock divide<br>by 2 or greater (2.7 V nominal) | 1.5 | - | 6.35 | MHz | 2.4 V < V <sub>DD</sub> < 3.0 V. If the frequency of<br>the external clock is greater than<br>3 MHz, the CPU clock divider is set to<br>2 or greater. In this case, the CPU<br>clock divider ensures that the fifty<br>percent duty cycle requirement is met. | Document Number: 001-41947 Rev. \*N Table 24. 2.7 V AC External Clock Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|--------------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT2B</sub> | Frequency with CPU clock divide<br>by 2 or greater (2.7 V minimum) | 1.5 | _ | 12.6 | | $2.7\mathrm{V} < \mathrm{V}_{DD} < 3.0\mathrm{V}$ . If the frequency of the external clock is greater than 3 MHz, the CPU clock divider is set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | _ | High period with CPU clock divide by 1 | 160 | _ | 5300 | ns | | | _ | Low period with CPU clock divide by 1 | 160 | - | - | ns | | | _ | Power-up IMO to switch | 150 | _ | - | μs | | ### AC Programming Specifications Table 25 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 $^{\circ}\text{C}$ . These are for design guidance only. **Table 25. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|--------------------------------------------|-----|-----|-----|-------|---------------------------------------------------------------| | t <sub>RSCLK</sub> | Rise time of SCLK | 1 | _ | 20 | ns | | | t <sub>FSCLK</sub> | Fall time of SCLK | 1 | - | 20 | ns | | | t <sub>SSCLK</sub> | Data set up time to falling edge of SCLK | 40 | - | _ | ns | | | t <sub>HSCLK</sub> | Data hold time from falling edge of SCLK | 40 | - | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | - | 8 | MHz | | | t <sub>ERASEB</sub> | Flash erase time (Block) | - | 10 | - | ms | | | t <sub>WRITE</sub> | Flash block write time | - | 40 | - | ms | | | t <sub>DSCLK</sub> | Data out delay from falling edge of SCLK | _ | - | 45 | ns | 3.6 < V <sub>DD</sub> | | t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK | _ | - | 50 | ns | $3.0 \le V_{DD} \le 3.6$ | | t <sub>DSCLK2</sub> | Data out delay from falling edge of SCLK | _ | - | 70 | ns | $2.4 \le V_{DD} \le 3.0$ | | teraseall | Flash erase time (Bulk) | _ | 20 | _ | ms | Erase all blocks and protection fields at once | | t <sub>PROGRAM_</sub> HOT | Flash block erase + Flash block write time | _ | - | 100 | ms | 0 °C ≤ Tj ≤ 100 °C | | tPROGRAM_COLD | Flash block erase + Flash block write time | _ | - | 200 | ms | $-40 ^{\circ}\text{C} \le \text{Tj} \le 0 ^{\circ}\text{C}$ | ### AC I<sup>2</sup>C Specifications Table 26 and Table 27 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , 3.0 V to 3.6 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , or 2.4 V to 3.0 V and $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 $^\circ\text{C}$ . These are for design guidance only. Table 26. AC Characteristics of the $I^2C$ SDA and SCL Pins for $V_{DD} \ge 3.0 \text{ V}$ | Symbol | Description | Standa | rd Mode | Fast | Mode | Units | Notes | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|---------------------|------|--------|-------| | Symbol | | Min | Max | Min | Max | Ullits | | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | | t <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μs | | | t <sub>LOWI2C</sub> | LOW period of the SCL clock | 4.7 | _ | 1.3 | _ | μs | | | t <sub>HIGHI2C</sub> | HIGH period of the SCL clock | 4.0 | _ | 0.6 | _ | μs | | | t <sub>SUSTAI2C</sub> | Setup time for a repeated START condition | 4.7 | - | 0.6 | - | μs | | | t <sub>HDDATI2C</sub> | Data hold time | 0 | _ | 0 | _ | μs | | | t <sub>SUDATI2C</sub> | Data setup time | 250 | _ | 100 <sup>[19]</sup> | _ | ns | | | t <sub>SUSTOI2C</sub> | Setup time for STOP condition | 4.0 | _ | 0.6 | _ | μs | | | t <sub>BUFI2C</sub> | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | - | μs | | | t <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter | _ | - | 0 | 50 | ns | | Table 27. 2.7 V AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins (Fast Mode not supported) | Symbol | Description | Standa | rd Mode | Fast | Mode | Units | Notes | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|------|------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | Notes | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | - | - | kHz | | | t <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0 | _ | _ | _ | μs | | | t <sub>LOWI2C</sub> | LOW period of the SCL clock | 4.7 | _ | - | - | μs | | | t <sub>HIGHI2C</sub> | HIGH period of the SCL clock | 4.0 | _ | - | - | μs | | | t <sub>SUSTAI2C</sub> | Setup time for a repeated START condition | 4.7 | - | _ | _ | μs | | | t <sub>HDDATI2C</sub> | Data hold time | 0 | _ | - | - | μs | | | t <sub>SUDATI2C</sub> | Data setup time | 250 | _ | - | - | ns | | | t <sub>SUSTOI2C</sub> | Setup time for STOP condition | 4.0 | _ | - | - | μs | | | t <sub>BUFI2C</sub> | Bus free time between a STOP and START condition | 4.7 | - | _ | _ | μs | | | t <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter. | _ | - | _ | _ | ns | | Document Number: 001-41947 Rev. \*N Page 24 of 41 <sup>19.</sup> A Fast Mode I<sup>2</sup>C bus device is used in a Standard Mode I<sup>2</sup>C bus system but the requirement T<sub>SUDAT</sub> ≥ 250 ns is met. This automatically is the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line trmax + T<sub>SUDAT</sub> = 1000 + 250 = 1250 ns (according to the Standard Mode I<sup>2</sup>C bus specification) before the SCL line is released. I2C\_SDA T\_SUDATI2C T\_HDDATI2C T\_HDDATI2C T\_HUGHI2C T\_LOWI2C START Condition Repeated START Condition STOP Condition Figure 10. Definition for Timing for Fast or Standard Mode on the I<sup>2</sup>C Bus AC SPI Specifications Table 28. SPI Master AC Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |----------------------|-------------------------|------------|-----|-----|-----|-------| | F <sub>SCLK</sub> | SCLK clock frequency | | _ | _ | 12 | MHz | | DC | SCLK duty cycle | | - | 50 | _ | % | | t <sub>SETUP</sub> | MISO to SCLK setup time | | 40 | _ | _ | ns | | t <sub>HOLD</sub> | SCLK to MISO hold time | | 40 | _ | _ | ns | | t <sub>OUT_VAL</sub> | SCLK to MOSI valid time | | - | _ | 40 | ns | | t <sub>OUT_H</sub> | MOSI high time | | 40 | - | - | ns | Table 29. SPI Slave AC Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------------|--------------------------------|------------|--------|-----|-----|-------| | F <sub>SCLK</sub> | SCLK clock frequency | | _ | = | 4 | MHz | | $t_{LOW}$ | SCLK low time | | 41.67 | _ | _ | ns | | t <sub>HIGH</sub> | SCLK high time | | 41.67 | _ | _ | ns | | t <sub>SETUP</sub> | MOSI to SCLK setup time | | 30 | _ | _ | ns | | t <sub>HOLD</sub> | SCLK to MOSI hold time | | 50 | _ | _ | ns | | t <sub>SS_MISO</sub> | SS high to MISO valid | | _ | _ | 153 | ns | | t <sub>SCLK_MISO</sub> | SCLK to MISO valid | | _ | _ | 125 | ns | | t <sub>SS_HIGH</sub> | SS high time | | _ | _ | 50 | ns | | t <sub>SS_CLK</sub> | Time from SS low to first SCLK | | 2/SCLK | _ | - | ns | | t <sub>CLK_SS</sub> | Time from last SCLK to SS high | | 2/SCLK | - | _ | ns | ## **Ordering Information** Table 30 lists the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC devices key package features and ordering codes. Table 30. PSoC Device Key Features and Ordering Information | Package | Ordering Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | Maximum<br>Number of<br>Buttons | Maximum<br>Number of<br>Sliders | Maximum<br>Number of<br>LEDs | Configurable<br>LED Behavior<br>(Fade, Strobe) | Proximity<br>Sensing | |---------------------------------------------------|-------------------|------------------|-----------------|---------------------------------|---------------------------------|------------------------------|------------------------------------------------|----------------------| | 16-pin (3 × 3 mm 0.60 Max)<br>COL | CY8C20224-12LKXI | 8 K | 512 | 10 | 1 | 13 | Yes | Yes | | 16-pin (3 × 3 mm 0.60 Max)<br>COL (Tape and Reel) | CY8C20224-12LKXIT | 8 K | 512 | 10 | 1 | 13 | Yes | Yes | | 24-pin (4 × 4 mm 0.60 Max)<br>QFN | CY8C20324-12LQXI | 8 K | 512 | 17 | 1 | 20 | Yes | Yes | | 24-pin (4 × 4 mm 0.60 Max)<br>QFN (Tape and Reel) | CY8C20324-12LQXIT | 8 K | 512 | 17 | 1 | 20 | Yes | Yes | | 28-pin (210-Mil) SSOP | CY8C20524-12PVXI | 8 K | 512 | 21 | 1 | 24 | Yes | Yes | | 28-pin (210-Mil) SSOP<br>(Tape and Reel) | CY8C20524-12PVXIT | 8 K | 512 | 21 | 1 | 24 | Yes | Yes | | 32-pin (5 × 5 mm 0.60 Max)<br>QFN (Sawn) | CY8C20424-12LQXI | 8 K | 512 | 25 | 1 | 28 | Yes | Yes | | 32-pin (5 × 5 mm 0.60 Max)<br>QFN (Sawn) | CY8C20424-12LQXIT | 8 K | 512 | 25 | 1 | 28 | Yes | Yes | Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE). ### **Ordering Code Definitions** ## **Packaging Dimensions** This section illustrates the packaging specifications for the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC devices, along with the thermal impedances for each package. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. Figure 11. 16-pin Chip On-Lead (3 × 3 × 0.6 mm) (Sawn) Package Outline, 001-09116 #### NOTES - 1. REFERENCE JEDEC # MO-220 - 2. ALL DIMENSIONS ARE IN MILLIMETERS 001-09116 \*J Figure 12. 24-pin QFN (4 × 4 × 0.55 mm) 2.65 × 2.65 E-Pad (Sawn) Package Outline, 001-13937 ### NOTES: - 1. HATCH IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC # MO-248 - 3. PACKAGE WEIGHT: $29 \pm 3 \text{ mg}$ - 4. ALL DIMENSIONS ARE IN MILLIMETERS 001-13937 \*F Figure 13. 28-pin SSOP (210 Mils) Package Outline, 51-85079 Document Number: 001-41947 Rev. \*N Figure 14. 32-pin QFN (5 × 5 × 0.55 mm) 1.3 × 2.7 E-Pad (Sawn Type) Package Outline, 001-48913 **BOTTOM VIEW TOP VIEW** SIDE VIEW 5.0 ±0.10 PIN 1 ID $\overline{U}\overline{U}\overline{U}\overline{U}\overline{U}\overline{U}$ 0.5 ±0.05 PIN 1 DOT 0.25 ±0.05 0.05 MAX 0.40 ±0.10 0.60 MAX 1.299 \_\_\_\_\_O.05 C #### NOTES: - 1. ZZZZ HATCH AREA IS SOLDERABLE EXPOSED PAD - 2. BASED ON REF JEDEC # MO-248 - 3. PACKAGE WEIGHT: 38mg ± 4 mg - 4. ALL DIMENSIONS ARE IN MILLIMETERS 001-48913 \*D Figure 15. 48-pin QFN (7 × 7 × 1.0 mm) 5.1 × 5.1 E-Pad (Subcon Punch Type Package) Package Outline, 001-12919 - 1. MATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.13g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART # | DESCRIPTION | |--------|-------------| | LF48A | STANDARD | | LY48A | LEAD FREE | 001-12919 \*D Important For information on the preferred dimensions for mounting the QFN packages, see the following application note at http://www.amkor.com/products/notes papers/MLFAppNote.pdf. It is important to note that pinned vias for thermal conduction are not required for the low power 24, 32, and 48-pin QFN PSoC devices. ## **Thermal Impedances** ## Table 31. Thermal Impedances Per Package | Package | Typical $ heta_{JA}^{\;[20]}$ | |----------------------------|-------------------------------| | 16-pin COL | 46 °C/W | | 24-pin QFN <sup>[21]</sup> | 25 °C/W | | 28-pin SSOP | 96 °C/W | | 32-pin QFN <sup>[21]</sup> | 27 °C/W | | 48-pin QFN <sup>[21]</sup> | 28 °C/W | ## **Solder Reflow Specifications** Table 32 lists the minimum solder reflow peak temperature to achieve good solderability. Table 32. Solder Reflow Specifications | Package | Maximum Peak Temperature | Time at Maximum Peak Temperature | |-------------|--------------------------|----------------------------------| | 16-pin COL | 260 °C | 30 s | | 24-pin QFN | 260 °C | 30 s | | 28-pin SSOP | 260 °C | 30 s | | 32-pin QFN | 260 °C | 30 s | | 48-pin QFN | 260 °C | 30 s | $<sup>20.\,\</sup>mathrm{I_J} = \mathrm{T_A} + \mathrm{Power} \times \theta_{\mathrm{JA}}$ 21. To achieve the thermal impedance specified for the QFN package, the center thermal pad is soldered to the PCB ground plane. ## **Development Tool Selection** #### Software #### PSoC Designer At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for over half a decade. PSoC Designer is available free of charge at http://www.cypress.com. #### PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC Programmer is available free of charge at http://www.cypress.com. #### **Development Kits** All development kits are sold at the Cypress Online Store. #### CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. PSoC Designer supports the advance emulation features also. The kit includes: - PSoC Designer Software CD - ICE-Cube In-Circuit Emulator - ICE Flex-Pod for CY8C29x66 Family - Cat-5 Adapter - Mini-Eval Programming Board - 110 ~ 240 V Power Supply, Euro-Plug Adapter - iMAGEcraft C Compiler (Registration required) - ISSP Cable - USB 2.0 Cable and Blue Cat-5 Cable - Two CY8C29466-24PXI 28-PDIP Chip Samples #### **Evaluation Tools** All evaluation tools are sold at the Cypress Online Store. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit enables the user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation Board with LCD Module - MiniProg Programming Unit - 28-pin CY8C29466-24PXI PDIP PSoC Device Sample (2) - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3214-PSoCEvalUSB The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes: - PSoCEvalUSB Board - LCD Module - MIniProg Programming Unit - Mini USB Cable - PSoC Designer and Example Projects CD - Getting Started Guide - Wire Pack ## **Device Programmers** All device programmers are purchased from the Cypress Online Store. #### CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - Three Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable ## **Accessories (Emulation and Programming)** ## Table 33. Emulation and Programming Accessories ### CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production programming environment. Note that CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240 V Power Supply, Euro-Plug Adapter - USB 2.0 Cable | Part Number | Pin Package | Flex-Pod Kit [22] | Foot Kit [23] | Prototyping<br>Module | Adapter [24] | |------------------|-------------|-------------------|------------------|-----------------------|-----------------| | CY8C20224-12LKXI | 16-pin COL | Not available | Not available | CY3210-20X34 | - | | CY8C20324-12LQXI | 24-pin QFN | CY3250-20334QFN | CY3250-24QFN-FK | CY3210-20X34 | AS-24-28-01ML-6 | | CY8C20524-12PVXI | 28-pin SSOP | CY3250-20534 | CY3250-28SSOP-FK | CY3210-20X34 | _ | #### Third Party Tools Several tools are specially designed by the following third party vendors to accompany PSoC devices during development and production. Specific details of each of these tools are found at <a href="http://www.cypress.com">http://www.cypress.com</a> under DESIGN RESOURCES >> Evaluation Boards. #### Build a PSoC Emulator into Your Board For details on emulating the circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, refer application note AN2323 "Build a PSoC Emulator into Your Board". #### Note - 22. Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods. - 23. Foot kit includes surface mount feet that is soldered to the target PCB. - 24. Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters is found at <a href="http://www.emulation.com">http://www.emulation.com</a>. ## **Acronyms** ## **Acronyms Used** Table 34 lists the acronyms that are used in this document. Table 34. Acronyms Used in this Datasheet | Acronym | Description | Acronym | Description | |---------|-----------------------------------------------------|-------------------|---------------------------------| | AC | alternating current | MIPS | million instructions per second | | ADC | analog-to-digital converter | OCD | on-chip debug | | API | application programming interface | PCB | printed circuit board | | CMOS | complementary metal oxide semiconductor | PGA | programmable gain amplifier | | CPU | central processing unit | POR | power on reset | | EEPROM | electrically erasable programmable read-only memory | PPOR | precision power on reset | | GPIO | general purpose I/O | PSoC® | Programmable System-on-Chip | | ICE | in-circuit emulator | PWM | pulse width modulator | | IDAC | current DAC | QFN | quad flat no leads | | IDE | integrated development environment | SLIMO | slow IMO | | ILO | internal low speed oscillator | SPI <sup>TM</sup> | serial peripheral interface | | IMO | internal main oscillator | SRAM | static random access memory | | I/O | input/output | SROM | supervisory read only memory | | ISSP | in-system serial programming | SSOP | shrink small-outline package | | LCD | liquid crystal display | USB | universal serial bus | | LDO | | WDT | watchdog timer | | LED | light-emitting diode | WLCSP | wafer level chip scale package | | LVD | low voltage detect | XRES | external reset | | MCU | microcontroller unit | | | ## **Reference Documents** $PSoC^{\$}\ CY8C20x34\ and\ PSoC^{\$}\ CY8C20x24\ Technical\ Reference\ Manual\ (TRM)-001-13033$ Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 (001-40459) Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages – available at http://www.amkor.com. Document Number: 001-41947 Rev. \*N ## **Document Conventions** #### **Units of Measure** Table 35 lists the units of measures. #### Table 35. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------|--------|-----------------| | °C | degree Celsius | ms | millisecond | | pF | picofarad | ns | nanosecond | | kHz | kilohertz | ps | picosecond | | MHz | megahertz | μV | microvolts | | kΩ | kilohm | mV | millivolts | | Ω | ohm | V | volts | | μΑ | microampere | W | watt | | mA | milliampere | mm | millimeter | | nA | nanoampere | % | percent | | μs | microsecond | | | #### **Numeric Conventions** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals. ## **Glossary** active high - 1. A logic signal having its asserted state as the logic 1 state. - 2. A logic signal having the logic 1 state as the higher voltage of the two states. analog blocks The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more. analog-to-digital (ADC) A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation. Application programming interface (API) A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications. asynchronous A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal. Bandgap reference A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference. bandwidth - 1. The frequency range of a message or information processing system measured in hertz. - 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum. bias - 1. A systematic deviation of a value from a reference value. - 2. The amount by which the average of a set of values departs from a reference value. - The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device. block - 1. A functional unit that performs a single function, such as an oscillator. - 2. A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block. buffer - 1. A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for I/O operations, into which data is read, or from which - 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device. - 3. An amplifier used to lower the output impedance of a system. bus - 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns. - 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0]. - 3. One or more conductors that serve as a common connection for a group of related devices. clock The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks. comparator An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements. compiler A program that translates a high level language, such as C, into machine language. configuration space In PSoC devices, the register space accessed when the XIO bit, in the CPU\_F register, is set to '1'. crystal oscillator An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components. check (CRC) cyclic redundancy A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression. A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions. debugger data bus A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory. dead band A period of time when neither of two or more signals are in their active state or in transition. digital blocks The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI. digital-to-analog (DAC) A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital (ADC) converter performs the reverse operation. duty cycle The relationship of a clock period high time to its low time, expressed as a percent. emulator Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system. External Reset (XRES) An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state. Flash An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is Flash block The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes. frequency The number of cycles or events per unit of time, for a periodic function. gain The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB. I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode. ICE The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer). input/output (I/O) A device that introduces data into or extracts data from a system. interrupt A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed. interrupt service routine (ISR) A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution. jitter - 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams. - 2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles. low-voltage detect (LVD) A circuit that senses V<sub>DD</sub> and provides an interrupt to the system when V<sub>DD</sub> falls lower than a selected threshold. M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space. master device A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the slave device. microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and I/O circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. mixed-signal The reference to a circuit containing both analog and digital techniques and components. modulator A device that imposes a signal on a carrier. noise 1. A disturbance that affects a signal and that may distort the information carried by the signal. 2. The random variations of one or more characteristics of any entity such as voltage, current, or data. oscillator A circuit that may be crystal controlled and is used to generate a clock frequency. parity A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity). Phase-locked loop (PLL) An electronic circuit that controls an **oscillator** so that it maintains a constant phase angle relative to a reference signal. pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names. port A group of pins, usually eight. Power on reset (POR) A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is a type of hardware reset. PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress. PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology. pulse width modulator (PWM) An output in the form of duty cycle which varies as a function of the applied measurand RAM An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in. register A storage device with a specific capacity, such as a bit or byte. reset A means of bringing a system back to a know state. See hardware reset and software reset. ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in. serial 1. Pertaining to a process in which all events occur one after the other. 2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another. shift register A memory storage device that sequentially shifts a word either left or right to output a stream of serial data. slave device A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. SRAM An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device. SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash. stop bit A signal following a character or block that prepares the receiving device to receive the next character or block. synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal. 2. A system whose operation is synchronized by a clock signal. tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net. UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits. user modules Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level API (Application Programming Interface) for the peripheral function. user space The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program. $V_{DD}$ A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V. V<sub>SS</sub> A name for a power net meaning "voltage source." The most negative power supply signal. watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time. ## **Document History Page** | Document Title: CY8C20224/CY8C20324/CY8C20424/CY8C20524, CapSense <sup>®</sup> PSoC <sup>®</sup> Programmable System-on-Chip™<br>Document Number: 001-41947 | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 1734104 | YHW /<br>AESA | See ECN | New parts and document (Revision **). | | | | *A | 2542938 | RLRM /<br>AESA | 07/28/2008 | Corrected Ordering Information format. Updated package diagram 001-13937 to Rev *B. Updated to new template. | | | | *B | 2610469 | SNV /<br>PYRS | 11/20/08 | Updated $V_{OH5}$ , $V_{OH7}$ , and $V_{OH9}$ specifications. | | | | *C | 2634376 | DRSW | 01/12/09 | Changed status from Preliminary to Final. Removed the part number CY3250-20234QFN from the 'CY8C20224-12LKXI flex-pod kit Changed title from CapSense™ Multimedia PSoC® Mixed-Signal Array to CapSense™ Multimedia PSoC® Programmable System-on-Chip™ Added -12 to the CY8C20524 parts in the Ordering Information table Updated 'Development Tools' and 'Designing with PSoC Designer' sections or pages 4 and 5 Updated 'Development Tools Selection' section on page 30 Changed 16-Pin from QFN to COL | | | | *D | 2693024 | DPT /<br>PYRS | 04/16/2009 | Added devices CY8C20424-12LQXI and CY8C20424-12LQXIT in the Ordering Information table Added 32-Pin Sawn QFN package diagram | | | | *E | 2717566 | DRSW /<br>AESA | 06/11/2009 | Updated AC Chip-Level, and AC Programming Specifications as follows: Modified FIMO6 (page 19), TWRITE specifications (page 22) Added IOH & IOL (page 16), Flash endurance note (page 18), DCILO (page 19), F32K_U (page 19), TPOWERUP (page 19), TERASEALL (page 22), TPROGRAM_HOT (page 22), and TPROGRAM_COLD (page 22) specifications Added AC SPI Master and Slave Specifications | | | | *F | 2899195 | CFW / ISW | 03/26/2010 | Updated Ordering Information. Updated Package Diagrams. | | | | *G | 3037121 | CFW | 09/24/2010 | Updated title to read AC Comparator Specifications and also updated table caption to read "AC Comparator Specifications" in the same section. Minor edits. Updated to new template. | | | | *H | 3049675 | BTK | 10/06/2010 | Removed AC analog mux bus specifications. Updated Development Tools and Designing with PSoC Designer sections. | | | | * | 3072668 | NJF | 10/27/10 | Added PSoC Device Characteristics table. Added DC I <sup>2</sup> C Specifications table. Added F <sub>32K U</sub> max limit. Added Tjit IMO specification, removed existing jitter specifications. Updated Units of Measure, Acronyms, Glossary, and References sections. Updated solder reflow specifications. No specific changed were made to I <sup>2</sup> C Timing Diagram. Updated for clearer understanding. Updated to new template. | | | | *J | 3112469 | ARVM | 12/16/10 | Updated Ordering Information:<br>Updated part numbers. | | | | *K | 3182773 | MATT | 03/01/11 | No technical updates. Completing Sunset Review. | | | ## **Document History Page** (continued) | Document Title: CY8C20224/CY8C20324/CY8C20424/CY8C20524, CapSense <sup>®</sup> PSoC <sup>®</sup> Programmable System-on-Chip™<br>Document Number: 001-41947 | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *L | 3638597 | BVI | 06/06/2012 | Updated Getting Started: Updated Application Notes: Updated Development Kits: Updated Development Kits: Updated description. Updated Training: Updated description. Updated CYPros Consultants: Updated description. Updated Solutions Library: Updated description. Updated Solutions Library: Updated description. Updated Technical Support: Updated description. Updated Table 28: Renamed "tout HIGH" as "tout_H" in "Symbol" column. Updated Table 29: Removed tsclk parameter and its details. Added Fsclk parameter and its details. Updated Packaging Dimensions: spec 001-09116 – Changed revision from *E to *F. spec 001-13937 – Changed revision from *D to *E. spec 001-12919 – Changed revision from *B to *C. Updated Solder Reflow Specifications: Updated Table 32: Replaced "Time at Maximum Temperature" with "Time at Maximum Peak Temperature" in column heading and updated details in that column. Updated Development Tool Selection: Updated PSoC Designer: Updated Reference Documents: Removed spec 001-17397 and spec 001-14503 from the list as these spec are obsolete. | | | *M | 4311264 | VAIR | 03/19/2014 | Updated Designing with PSoC Designer: Updated Configure User Modules: Updated description (Replaced references of PWM User Module with EzI2C User Module). Updated Packaging Dimensions: spec 001-09116 – Changed revision from *F to *J. spec 001-13937 – Changed revision from *D to *E. spec 001-48913 – Changed revision from *B to *D. spec 001-12919 – Changed revision from *C to *D. | | | *N | 5625819 | DCHE | 02/09/2017 | Updated Packaging Dimensions: spec 001-13937 – Changed revision from *E to *F. spec 51-85079 – Changed revision from *E to *F. Updated to new template. Completing Sunset Review. | | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/mcu cypress.com/usb cypress.com/wireless #### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things ARM® Cortex® Microcontrollers cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory Microcontrollers PSoC cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers Wireless Connectivity ## PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2008-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended of or the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-41947 Rev. \*N Revised February 9, 2017 Page 41 of 41