Freescale Semiconductor, Inc. Document Number: KL27P64M48SF2 Data Sheet: Technical Data Rev. 5, 04/2015 ## **Kinetis KL27 Microcontroller** 48 MHz ARM® Cortex®-M0+ and 32/64 KB Flash The KL27 series is optimized for cost-sensitive and batterypowered applications requiring low-power USB connectivity. The product offers: - USB FS 2.0 device without requiring an external crystal - Embedded ROM with boot loader for flexible program upgrade - · High accuracy internal voltage and clock reference - FlexIO to support any standard and customized serial peripheral emulation - · Hardware CRC module - Down to 46 μA/MHz in very low power run mode and 1.68 μA in stop mode (RAM + RTC retained) ## MKL27Z32Vxx4(R) MKL27Z64Vxx4(R) #### **Core Processor** • ARM® Cortex®-M0+ core up to 48 MHz #### **Memories** - 32/64 KB program flash memory - 8/16 KB SRAM - 16 KB ROM with build-in bootloader - 32-byte backup register - · 4-channel asynchronous DMA controller - Watchdog - · Low-leakage wakeup unit - Two-pin SWD (serial wire debug) programming and debug interface - · Micro trace buffer - · Bit manipulation engine - · Interrupt controller #### Clocks - 48 MHz high accuracy (up to 0.5%) internal reference - 8 MHz high accuracy (up to 3%) internal reference - 1 kHz reference clock active under all low power modes (except VLLS0) - 32-40 kHz and 3-32 MHz crystal oscillator ### **Peripherals** - USB full-speed 2.0 device controller supporting crystal-less operation and keeping connections alive under ultra-low power - One UART module supporting ISO7816, operating up to 1.5 Mbit/s - Two low-power UART modules supporting asynchronous operation in low-power modes - Two I2C modules supporting up to 1 Mbit/s - Two 16-bit SPI modules supporting up to 24 Mbit/s for SPI1 and 12 Mbit/s for SPI0 - · One FlexIO module supporting emulation of additional UART, SPI, I2C, I2S, PWM and other serial modules, etc. - One 16-bit ADC module with high accurate internal voltage reference, up to 17 channels and up to 818 ksps at equal to or less than 13-bit mode - High-speed analog comparator containing a 6-bit DAC for programmable reference input #### **Timers** - One 6-channel Timer/PWM module - Two 2-channel Timer/PWM modules - One low-power timer - Periodic interrupt timer - · Real time clock #### **Operating Characteristics** • Voltage range: 1.71 to 3.6 V • Flash write voltage range: 1.71 to 3.6 V • Temperature range: -40 to 105 °C #### **Packages** - 64 LQFP 10mm x 10mm, 0.5mm pitch, 1.6mm thickness - 36 XFBGA 3.5mm x 3.5mm, 0.5mm pitch, 0.5mm thickness - 32 QFN 5mm x 5mm, 0.5mm pitch, 0.65mm thickness - 64 MAPBGA 5mm x 5mm, 0.5mm pitch, 1.23mm thickness (Package Your Way) - 48 QFN 7mm x 7mm, 0.5mm pitch, 0.65mm thickness (Package Your Way) #### Security and Integrity - 80-bit unique identification number per chip - · Advanced flash security - Hardware CRC module #### I/O • Up to 51 general-purpose input/output pins #### **Low Power** - Down to 46 µA/MHz in very low power run mode - Down to 1.68 μA in stop mode (RAM + RTC retained) - · Six flexible static modes #### NOTE The 48 QFN and 64 MAPBGA packages supporting MKLx7ZxxVFT4 and MKLx7ZxxVMP4 part numbers for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit Freescale.com/KPYW for more details. #### **Related Resources** | Туре | Description | Resource | |---------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Selector Guide | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor | | Product Brief | The Product Brief contains concise overview/summary information to enable quick evaluation of a device for design suitability. | KL2xPB <sup>1</sup> | | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | KL27P64M48SF2RM <sup>1</sup> | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | KL27P64M48SF2 <sup>1</sup> | | Chip Errata | The chip mask set Errata provides additional or corrective information for a particular device mask set. | xN87M <sup>2</sup> | | Package | Package dimensions are provided in package drawings. | XFBGA 36-pin: 98ASA00708D | | drawing | | LQFP 64-pin: 98ASS23234W | | | | QFN 32-pin: 98ASA00615D | | | | QFN 48-pin: 98ASA00616D | | | | MAPBGA 64-pin: 98ASA00420D | - 1. To find the associated resource, go to http://www.freescale.com and perform a search using this term. - 2. To find the associated resource, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a search using this term with the "x" replaced by the revision of the device you are using. # **Table of Contents** | 1 Or | dering info | ormation | 4 | | 4.3.7 | Human-machine interfaces (HMI) | 38 | |-------|-------------|----------------------------------------|-----|-------|------------|-------------------------------------------------|------| | 2 Ov | erview | | 4 | 4.4 | KL27 F | Family Pinouts | 39 | | 2.1 | System | features | 5 | 4.5 | Packag | ge dimensions | 43 | | | 2.1.1 | ARM Cortex-M0+ core | 5 | 5 Ele | ctrical cl | naracteristics | 51 | | | 2.1.2 | NVIC | 6 | 5.1 | Ratings | s | 51 | | | 2.1.3 | AWIC | 6 | | 5.1.1 | Thermal handling ratings | 51 | | | 2.1.4 | Memory | 7 | | 5.1.2 | Moisture handling ratings | 52 | | | 2.1.5 | Reset and boot | 8 | | 5.1.3 | ESD handling ratings | 52 | | | 2.1.6 | Clock options | 9 | | 5.1.4 | Voltage and current absolute operating | | | | 2.1.7 | Security | 12 | | | ratings | 52 | | | 2.1.8 | Power management | 12 | 5.2 | Genera | al | 53 | | | 2.1.9 | LLWU | 14 | | 5.2.1 | AC electrical characteristics | 53 | | | 2.1.10 | Debug controller | 15 | | 5.2.2 | Nonswitching electrical specifications | 53 | | | 2.1.11 | COP | 15 | | 5.2.3 | Switching specifications | 68 | | 2.2 | Periphe | ral features | 16 | | 5.2.4 | Thermal specifications | 69 | | | 2.2.1 | BME | 16 | 5.3 | Periph | eral operating requirements and behaviors | 70 | | | 2.2.2 | DMA and DMAMUX | 16 | | 5.3.1 | Core modules | 70 | | | 2.2.3 | TPM | 17 | | 5.3.2 | System modules | 72 | | | 2.2.4 | ADC | 17 | | 5.3.3 | Clock modules | 72 | | | 2.2.5 | VREF | 18 | | 5.3.4 | Memories and memory interfaces | 75 | | | 2.2.6 | CMP | 19 | | 5.3.5 | Security and integrity modules | 77 | | | 2.2.7 | RTC | 19 | | 5.3.6 | Analog | 77 | | | 2.2.8 | PIT | 20 | 5.4 | Timers | | 85 | | | 2.2.9 | LPTMR | 20 | 5.5 | Comm | unication interfaces | 85 | | | 2.2.10 | CRC | 21 | | 5.5.1 | USB electrical specifications | 85 | | | 2.2.11 | UART | 21 | | 5.5.2 | SPI switching specifications | 86 | | | 2.2.12 | LPUART | 22 | | 5.5.3 | Inter-Integrated Circuit Interface (I2C) timing | g 90 | | | 2.2.13 | SPI | 22 | | 5.5.4 | UART | 92 | | | 2.2.14 | I2C | 23 | 6 Des | sign con | siderations | 92 | | | 2.2.15 | USB | 23 | 6.1 | Hardwa | are design considerations | 92 | | | 2.2.16 | FlexIO | 24 | | 6.1.1 | Printed circuit board recommendations | 92 | | | 2.2.17 | Port control and GPIO | 24 | | 6.1.2 | Power delivery system | 92 | | 3 Me | mory map | o | 26 | | 6.1.3 | Analog design | 93 | | 4 Pir | outs | | 27 | | 6.1.4 | Digital design | 94 | | 4.1 | KL27 Si | ignal Multiplexing and Pin Assignments | s27 | | 6.1.5 | Crystal oscillator | 97 | | 4.2 | Pin prop | perties | 30 | 6.2 | Softwa | re considerations | 98 | | 4.3 | Module | Signal Description Tables | 34 | 7 Par | t identifi | cation | 99 | | | 4.3.1 | Core modules | 34 | 7.1 | Descrip | otion | 99 | | | 4.3.2 | System modules | 34 | 7.2 | Format | t | 99 | | | 4.3.3 | Clock modules | 35 | 7.3 | Fields. | | 99 | | | 4.3.4 | Analog | 35 | 7.4 | Examp | le | 10 | | | 4.3.5 | Timer Modules | 36 | 8 Rev | vision his | story | 10 | | | 436 | Communication interfaces | 37 | | | | | # 1 Ordering information The following chips are available for ordering. **Table 1. Ordering information** | Pro | Memory Package | | ckage | IO and ADC channel | | | | | |--------------|--------------------------|---------------|--------------|--------------------|---------|-------|--------------------------------|----------------------| | Part number | Marking<br>(Line1/Line2) | Flash<br>(KB) | SRAM<br>(KB) | Pin<br>count | Package | GPIOs | GPIOs<br>(INT/HD) <sup>1</sup> | ADC channels (SE/DP) | | MKL27Z64VLH4 | MKL27Z64 / VLH4 | 64 | 16 | 64 | LQFP | 51 | 51/6 | 17/2 | | MKL27Z32VLH4 | MKL27Z32 / VLH4 | 32 | 8 | 64 | LQFP | 51 | 51/6 | 17/2 | | MKL27Z64VDA4 | M27M6 | 64 | 16 | 36 | XFBGA | 30 | 30/6 | 14/3 | | MKL27Z32VDA4 | M27M5 | 32 | 8 | 36 | XFBGA | 30 | 30/6 | 14/3 | | MKL27Z64VFM4 | M27M6V | 64 | 16 | 32 | QFN | 24 | 24/6 | 8/0 | | MKL27Z32VFM4 | M27M5V | 32 | 8 | 32 | QFN | 24 | 24/6 | 8/0 | | MKL27Z64VMP4 | TBD | 64 | 16 | 64 | MAPBGA | 51 | 51/6 | 17/2 | | MKL27Z32VMP4 | TBD | 32 | 8 | 64 | MAPBGA | 51 | 51/6 | 17/2 | | MKL27Z64VFT4 | TBD | 64 | 16 | 48 | QFN | 37 | 37/6 | 15/1 | | MKL27Z32VFT4 | TBD | 32 | 8 | 48 | QFN | 37 | 37/6 | 15/1 | <sup>1.</sup> INT: interrupt pin numbers; HD: high drive pin numbers ### **NOTE** The 48 QFN and 64 MAPBGA packages supporting MKLx7ZxxVFT4 and MKLx7ZxxVMP4 part numbers for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit Freescale.com/KPYW for more details. ## 2 Overview The following figure shows the system diagram of this device Figure 1. System diagram The crossbar switch connects bus masters and slaves using a crossbar switch structure. This structure allows up to four bus masters to access different bus slaves simultaneously, while providing arbitration among the bus masters when they access the same slave. # 2.1 System features The following sections describe the high-level system features. ### 2.1.1 ARM Cortex-M0+ core The enhanced ARM Cortex M0+ is the member of the Cortex-M series of processors targeting microcontroller cores focused on very cost sensitive, low power applications. It has a single 32-bit AMBA AHB-Lite interface and includes an NVIC component. It also has hardware debug functionality including support for simple program trace capability. The processor supports the ARMv6-M instruction set (Thumb) architecture including all but three 16-bit Thumb opcodes (52 total) plus seven 32-bit instructions. It is upward compatible with other Cortex-M profile processors. #### 2.1.2 **NVIC** The Nested Vectored Interrupt Controller supports nested interrupts and 4 priority levels for interrupts. In the NVIC, each source in the IPR registers contains two bits. It also differs in number of interrupt sources and supports 32 interrupt vectors. The Cortex-M family uses a number of methods to improve interrupt latency to up to 15 clock cycles for Cortex-M0+. It also can be used to wake the MCU core from Wait and VLPW modes. ## 2.1.3 AWIC The asynchronous wake-up interrupt controller (AWIC) is used to detect asynchronous wake-up events in Stop mode and signal to clock control logic to resume system clocking. After clock restarts, the NVIC observes the pending interrupt and performs the normal interrupt or event processing. The AWIC can be used to wake MCU core from Stop and VLPS modes. Wake-up sources are listed as below: Table 2. AWIC stop wake-up sources | Wake-up source | Description | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Available system resets | RESET pin with filter mode disabled or enabled when LPO is its clock source, COP when its clock source is enabled. COP can also work when its clock source is enabled during Stop mode. | | Low-voltage detect | Power management controller—functional in Stop mode | | Low-voltage warning | Power management controller—functional in Stop mode | | Pin interrupts | Port control module—any enabled pin interrupt is capable of waking the system | | ADC | The ADC is functional when using internal clock source or external crystal clock | | CMP0 | Interrupt in normal or trigger mode | | Wake-up source | Description | |-------------------|-----------------------------------------------------------------------------| | I <sup>2</sup> Cx | Address match wakeup | | LPUART0 , LPUART1 | Any enabled interrupt can be a source as long as the module remains clocked | | UART2 | Active edge on RXD | | RTC | Alarm or seconds interrupt | | NMI | NMI pin | | TPMx | Any enabled interrupt can be a source as long as the module remains clocked | | LPTMR | Any enabled interrupt can be a source as long as the module remains clocked | | SPIx | Slave mode interrupt | | FlexIO | Any enabled interrupt can be a source as long as the module remains clocked | | USB | Any enabled interrupt can be a source as long as the module remains clocked | ## **2.1.4** Memory This device has the following features: - 8/16 KB of embedded RAM accessible (read/write) at CPU clock speed with 0 wait states. - The non-volatile memory is divided into two arrays - 32/64 KB of embedded program memory - 16 KB ROM (built-in bootloader to support UART, I2C, USB, and SPI interfaces) The program flash memory contains a 16-byte flash configuration field that stores default protection settings and security information. The page size of program flash is 1 KB. The protection setting can protect 32 regions of the program flash memory from unintended erase or program operations. The security circuitry prevents unauthorized access to RAM or flash contents from debug port. • System register file This device contains a 32-byte register file that is powered in all power modes. Also, it retains contents during low power modes and is reset only during a power-on reset. ### 2.1.5 Reset and boot The following table lists all the reset sources supported by this device. #### NOTE In the following table, Y means the specific module, except for the registers, bits or conditions mentioned in the footnote, is reset by the corresponding Reset source. N means the specific module is not reset by the corresponding Reset source. Table 3. Reset source | Reset | Descriptions | Modules | | | | | | | | | |---------------|--------------------------------------------------|----------------|----------------|----------------|----------------|------|----------------------------|-----|-------|--------| | sources | | PMC | SIM | SMC | RCM | LLWU | Reset pin<br>is<br>negated | RTC | LPTMR | Others | | POR reset | Power-on reset (POR) | Υ | Υ | Υ | Υ | Y | Υ | Υ | Υ | Υ | | System resets | Low-voltage detect (LVD) | Y <sup>1</sup> | Υ | Υ | Υ | Υ | Υ | N | Υ | Υ | | | Low leakage wakeup<br>(LLWU) reset | N | Y <sup>2</sup> | N | Y | N | Υ3 | N | N | Y | | | External pin reset (RESET) | Y <sup>1</sup> | Y <sup>2</sup> | Υ <sup>4</sup> | Υ | Y | Y | N | N | Y | | | Computer operating properly (COP) watchdog reset | Υ1 | Y <sup>2</sup> | Υ <sup>4</sup> | Υ <sup>5</sup> | Y | Y | N | N | Y | | | Stop mode acknowledge error (SACKERR) | Y <sup>1</sup> | Y <sup>2</sup> | Υ <sup>4</sup> | Y <sup>5</sup> | Y | Y | N | N | Y | | | Software reset (SW) | Y <sup>1</sup> | Y <sup>2</sup> | Y <sup>4</sup> | Y <sup>5</sup> | Υ | Υ | N | N | Υ | | | Lockup reset (LOCKUP) | Y <sup>1</sup> | Y <sup>2</sup> | Y <sup>4</sup> | Y <sup>5</sup> | Y | Υ | N | N | Υ | | | MDM DAP system reset | Y <sup>1</sup> | Y <sup>2</sup> | Y <sup>4</sup> | Y <sup>5</sup> | Υ | Υ | Ν | N | Υ | | Debug reset | Debug reset | Y <sup>1</sup> | Y <sup>2</sup> | Y <sup>4</sup> | Y <sup>5</sup> | Y | Υ | N | N | Υ | - 1. Except PMC\_LVDSC1[LVDV] and PMC\_LVDSC2[LVWV] - Except SIM\_SOPT1 - 3. Only if RESET is used to wake from VLLS mode. - 4. Except SMC\_PMCTRL, SMC\_STOPCTRL, SMC\_PMSTAT - 5. Except RCM\_RPFC, RCM\_RPFW, RCM\_FM The CM0+ core adds support for a programmable Vector Table Offset Register (VTOR) to relocate the exception vector table after reset. This device supports booting from: - internal flash - boot ROM The Flash Option (FOPT) register in the Flash Memory module (FTFA\_FOPT) allows the user to customize the operation of the MCU at boot time. The register contains read-only bits that are loaded from the NVM's option byte in the flash configuration field. Below is boot flow chart for this device. Figure 2. Boot flow chart The blank chip is default to boot from ROM and remaps the vector table to ROM base address, otherwise, it remaps to flash address. ## 2.1.6 Clock options This chip provides a wide range of sources to generate the internal clocks. These sources include internal resistor capacitor (IRC) oscillators, external oscillators, external clock sources, and ceramic resonators. These sources can be configured to provide the required performance and optimize the power consumption. The IRC oscillators include the high-speed internal resister capacitor (HIRC) oscillator, the low-speed internal resister capacitor (LIRC) oscillator, and the low power oscillator (LPO). The HIRC oscillator generates a 48 MHz clock and synchronizes with the USB clock in full speed mode to achieve the required accuracy. The LIRC oscillator generates an 8 MHz or 2 MHz clock, and default to 8 MHz system clock on reset. The LIRC oscillator cannot be used in any VLLS modes. The LPO generates a 1 kHz clock and cannot be used in VLLS0 mode. #### Overview The system oscillator supports low frequency crystals (32 kHz to 40 kHz), high frequency crystals (1 MHz to 32 MHz), and ceramic resonators (1 MHz to 32 MHz). An external clock source, DC to 48 MHz, can be used as the system clock through the EXTAL0 pin. The external oscillator also supports a low speed external clock (32.768 kHz) on the RTC\_CLKIN pin for use with the RTC. For more details on the clock operations and configurations, see Reference Manual. The following figure is a high level block diagram of the clock generation. Figure 3. Clock block diagram In order to provide flexibility, many peripherals can select from multiple clock sources for operation. This enables the peripheral to select a clock that will always be available during operation in various operational modes. The following table summarizes the clocks associated with each module. Table 4. Module clocks | Module | Bus interface clock | Internal clocks | I/O interface clocks | | | | |--------------|---------------------|-----------------|----------------------|--|--|--| | Core modules | | | | | | | Table 4. Module clocks (continued) | Module | Bus interface clock | Internal clocks | I/O interface clocks | | | | | | |-----------------------------------|---------------------|--------------------------------------------------------|------------------------|--|--|--|--|--| | ARM Cortex-M0+ core | Platform clock | Core clock | _ | | | | | | | NVIC | Platform clock | _ | _ | | | | | | | DAP | Platform clock | _ | SWD_CLK | | | | | | | System modules | | | | | | | | | | DMA | System clock | _ | _ | | | | | | | DMA Mux | Bus clock | _ | _ | | | | | | | Port control | Bus clock | _ | _ | | | | | | | Crossbar Switch | Platform clock | _ | _ | | | | | | | Peripheral bridges | System clock | Bus clock | _ | | | | | | | LLWU, PMC, SIM, RCM | Bus clock | LPO | _ | | | | | | | Mode controller | Bus clock | _ | _ | | | | | | | MCM | Platform clock | _ | _ | | | | | | | COP watchdog | Bus clock | LPO, Bus Clock, MCGIRCLK,<br>OSCERCLK | _ | | | | | | | CRC | Bus clock | _ | _ | | | | | | | | Clo | cks | | | | | | | | MCG_Lite | Bus clock | MCGOUTCLK, MCGPCLK,<br>MCGIRCLK, OSCERCLK,<br>ERCLK32K | _ | | | | | | | OSC | Bus clock | OSCERCLK | _ | | | | | | | | Memory and me | emory interfaces | | | | | | | | Flash Controller | Platform clock | Flash clock | _ | | | | | | | Flash memory | Flash clock | _ | _ | | | | | | | | Ana | alog | | | | | | | | ADC | Bus clock | OSCERCLK | _ | | | | | | | CMP | Bus clock | _ | _ | | | | | | | Internal Voltage Reference (VREF) | Bus clock | _ | _ | | | | | | | | Tim | ners | | | | | | | | TPM | Bus clock | TPM clock | TPM_CLKIN0, TPM_CLKIN1 | | | | | | | PIT | Bus clock | _ | _ | | | | | | | LPTMR | Bus clock | LPO, OSCERCLK,<br>MCGPCLK, ERCLK32K | _ | | | | | | | RTC | Bus clock | ERCLK32K | RTC_CLKOUT, RTC_CLKIN | | | | | | | | Communicat | ion interfaces | | | | | | | | USB FS (Device Only) | System clock | USB FS clock | _ | | | | | | | SPI0 | Bus clock | _ | SPI0_SCK | | | | | | | SPI1 | System clock | _ | SPI1_SCK | | | | | | | I <sup>2</sup> C0 | System Clock | _ | I2C0_SCL | | | | | | Table 4. Module clocks (continued) | Module | Bus interface clock | Internal clocks | I/O interface clocks | | | | |--------------------------|---------------------|-----------------|----------------------|--|--|--| | I <sup>2</sup> C1 | System Clock | _ | I2C1_SCL | | | | | LPUARTO, LPUART1 | Bus clock | LPUART0 clock | _ | | | | | | | LPUART1 clock | | | | | | UART2 | Bus clock | _ | _ | | | | | FlexIO | Bus clock | FlexIO clock | _ | | | | | Human-machine interfaces | | | | | | | | GPIO | Platform clock | _ | _ | | | | ## 2.1.7 Security Security state can be enabled via programming flash configuration field (0x40e). After enabling device security, the SWD port cannot access the memory resources of the MCU, and ROM boot loader is also limited to access flash and not allowed to read out flash information via ROM boot loader commands. | Access interface | Secure state | Unsecure operation | |-------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | SWD port | | The debugger can write to the Flash<br>Mass Erase in Progress field of the<br>MDM-AP Control register to trigger a<br>mass erase (Erase All Blocks)<br>command | | ROM boot loader Interface<br>(UART/I2C/SPI/USB) | Limit access to the flash, cannot read out flash content | Send "FlashEraseAllUnsecureh" command or attempt to unlock flash security using the backdoor key | This device features 80-bit unique identification number, which is programmed in factory and loaded to SIM register after power-on reset. ## 2.1.8 Power management The Power Management Controller (PMC) expands upon ARM's operational modes of Run, Sleep, and Deep Sleep, to provide multiple configurable modes. These modes can be used to optimize current consumption for a wide range of applications. The WFI or WFE instruction invokes a Wait or a Stop mode, depending on the current configuration. For more information on ARM's operational modes, See the ARM® Cortex User Guide. The PMC provides Run (Run), and Very Low Power Run (VLPR) configurations in ARM's Run operation mode. In these modes, the MCU core is active and can access all peripherals. The difference between the modes is the maximum clock frequency of the system and therefore the power consumption. The configuration that matches the power versus performance requirements of the application can be selected. The PMC provides Wait (Wait) and Very Low Power Wait (VLPW) configurations in ARM's Sleep operation mode. In these modes, even though the MCU core is inactive, all of the peripherals can be enabled and operate as programmed. The difference between the modes is the maximum clock frequency of the system and therefore the power consumption. The PMC provides Stop (Stop), Very Low Power Stop (VLPS), Low Leakage Stop (LLS), and Very Low Leakage Stop (VLLS) configurations in ARM's Deep Sleep operational mode. In these modes, the MCU core and most of the peripherals are disabled. Depending on the requirements of the application, different portions of the analog, logic, and memory can be retained or disabled to conserve power. The Nested Vectored Interrupt Controller (NVIC), the Asynchronous Wake-up Interrupt Controller (AWIC), and the Low Leakage Wake-Up Controller (LLWU) are used to wake up the MCU from low power states. The NVIC is used to wake up the MCU core from WAIT and VLPW modes. The AWIC is used to wake up the MCU core from STOP and VLPS modes. The LLWU is used to wake up the MCU core from LLS and VLLSx modes. For additional information regarding operational modes, power management, the NVIC, AWIC, or the LLWU, please refer to the Reference Manual. The following table provides information about the state of the peripherals in the various operational modes and the modules that can wake MCU from low power modes. | Core mode | Device mode | Descriptions | |------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Run mode | Run | In Run mode, all device modules are operational. | | | Very Low Power Run | In VLPR mode, all device modules are operational at a reduced frequency except the Low Voltage Detect (LVD) monitor, which is disabled. | | Sleep mode | Wait | In Wait mode, all peripheral modules are operational. The MCU core is placed into Sleep mode. | | | Very Low Power Wait | In VLPW mode, all peripheral modules are operational at a reduced frequency except the Low Voltage Detect (LVD) monitor, which is disabled. The MCU core is placed into Sleep mode. | Table 6. Peripherals states in different operational modes Table 6. Peripherals states in different operational modes (continued) | Core mode | Device mode | Descriptions | |------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Deep sleep | Stop | In Stop mode, most peripheral clocks are disabled and placed in a static state. Stop mode retains all registers and SRAMs while maintaining Low Voltage Detection protection. In Stop mode, the ADC, CMP, LPTimer, RTC, and pin interrupts are operational. The NVIC is disabled, but the AWIC can be used to wake up from an interrupt. | | | Very Low Power Stop | In VLPS mode, the contents of the SRAM are retained. The CMP (low speed), ADC, OSC, RTC, LPTMR, TPM, FlexIO, LPUART, USB, and DMA are operational, LVD and NVIC are disabled, AWIC is used to wake up from interrupt. | | | Low Leakage Stop | In LLS mode, the contents of the SRAM and the 32-byte system register file are retained. The CMP (low speed), LLWU, LPTMR, and RTC are operational. The ADC, CRC, DMA, FlexIO, I2C, LPUART, MCG-Lite, NVIC, PIT, SPI, TPM, UART, USB, and COP are static, but retain their programming. The GPIO, and VREF are static, retain their programming, and continue to drive their previous values. | | | Very Low Leakage Stop | In VLLS modes, most peripherals are powered off and will resume operation from their reset state when the device wakes up. The LLWU, LPTMR, and RTC are operational in all VLLS modes. | | | | In VLLS3, the contents of the SRAM and the 32-byte system register file are retained. The CMP (low speed), and PMC are operational. The GPIO, and VREF are not operational but continue driving. | | | | In VLLS1, the contents of the 32-byte system register file are retained. The CMP (low speed), and PMC are operational. The GPIO, and VREF are not operational but continue driving. | | | | In VLLS0, the contents of the 32-byte system register file are retained. The PMC is operational. The GPIO is not operational but continues driving. The POR detection circuit can be enabled or disabled. | ### 2.1.9 LLWU The LLWU module is used to wake MCU from low leakage power mode (LLS and VLLSx) and functional only on entry into a low-leakage power mode. After recovery from LLS, the LLWU is immediately disabled. After recovery from VLLSx, the LLWU continues to detect wake-up events until the user has acknowledged the wake-up event. This device uses 8 external wakeup pin inputs and 4 internal modules as wakeup sources to the LLWU module. The following is internal peripheral and external pin inputs as wakeup sources to the LLWU module. | LLWU pin | Module source or pin name | |-----------|---------------------------| | LLWU_P5 | PTB0 | | LLWU_P6 | PTC1 | | LLWU_P7 | PTC3 | | LLWU_P8 | PTC4 | | LLWU_P9 | PTC5 | | LLWU_P10 | PTC6 | | LLWU_P14 | PTD4 | | LLWU_P15 | PTD6 | | LLWU_M0IF | LPTMR0 | | LLWU_M1IF | CMP0 | | LLWU_M2IF | Reserved | | LLWU_M3IF | Reserved | | LLWU_M4IF | Reserved | RTC alarm Reserved RTC seconds Table 7. Wakeup source ## 2.1.10 Debug controller LLWU\_M5IF LLWU\_M6IF LLWU\_M7IF This device supports standard ARM 2-pin SWD debug port. It provides register and memory accessibility from the external debugger interface, basic run/halt control plus 2 breakpoints and 2 watchpoints. It also supports trace function with the Micro Trace Buffer (MTB), which provides a simple execution trace capability for the Cortex-M0+ processor. ### 2.1.11 COP The COP monitors internal system operation and forces a reset in case of failure. It can run from bus clock, LPO, 8/2 MHz internal oscillator or external crystal oscillator. Optional window mode can detect deviations in program flow or system frequency. The COP has the following features: - Support multiple clock input, 1 kHz clock(LPO), bus clock, 8/2 MHz internal reference clock, external crystal oscillator - Can work in Stop/VLPS and Debug mode #### Overview - Configurable for short and long timeout values, the longest timeout is up to 262 seconds - Support window mode ## 2.2 Peripheral features The following sections describe the features of each peripherals of the chip. ### 2.2.1 BME The Bit Manipulation Engine (BME) provides hardware support for atomic read-modify-write memory operations to the peripheral address space in Cortex-M0+ based microcontrollers. It reduces up to 30% of the code size and up to 9% of the cycles for bit-oriented operations to peripheral registers. The BME supports unsigned bit field extract, load-and-set 1-bit, load-and-clear 1-bit, bit field insert, logical AND/OR/XOR operations with byte, halfword or word-sized data type. ### 2.2.2 DMA and DMAMUX The DMA controller module enables fast transfers of data, which provides an efficient way to move blocks of data with minimal processor interaction. The DMA controller in this device implements four channels which can be routed from up to 63 DMA request sources through DMA MUX module. Some of the peripheral request sources have asynchronous DMA capability which can be used to wake MCU from Stop mode. The peripherals which have such capability include LPUART0, LPUART1, FlexIO, TPM0-TPM2, ADC0, CMP0, PORTA-PORTE. The DMA channel 0 and 1 can be periodically triggered by PIT via DMA MUX. Main features are listed below: - Dual-address transfers via 32-bit master connection to the system bus and data transfers in 8-, 16-, or 32-bit blocks - Supports programmable source and destination address and transfer size, optional modulo addressing from 16 bytes to 256 KB - Automatic updates of source and destination addresses - Auto-alignment feature for source or destination accesses allows block transfers to occur at the optimal size based on the address, byte count, and programmed size, which significantly improves the speed of block transfer - Automatic single or double channel linking allows the current DMA channel to automatically trigger a DMA request to the linked channels without CPU intervention For more information on asynchronous DMA, see AN4631. ### 2.2.3 TPM This device contains three low power TPM modules (TPM). All TPM modules are functional in Stop/VLPS mode if the clock source is enabled. The TPM features include: - TPM clock mode is selectable from external clock input or internal clock source, HIRC48M clock, external crystal input clock or LIRC2M/8M clock. - Prescaler divide-by 1, 2, 4, 8, 16, 32, 64, or 128 - TPM includes a 16-bit counter - Includes 6 channels that can be configured for input capture, output compare, edge-aligned PWM mode, or center-aligned PWM mode - Support the generation of an interrupt and/or DMA request per channel or counter overflow - Support selectable trigger input to optionally reset or cause the counter to start or stop incrementing - Support the generation of hardware triggers when the counter overflows and per channel ## 2.2.4 ADC this device contains one ADC module. This ADC module supports hardware triggers from TPM, LPTMR, PIT, RTC, external trigger pin and CMP output. It supports wakeup of MCU in low power mode when using internal clock source or external crystal clock. ADC module has the following features: - Linear successive approximation algorithm with up to 16-bit resolution - Up to four pairs of differential and 17 single-ended external analog inputs - Support selectable 16-bit, 13-bit, 11-bit, and 9-bit differential output mode, or 16-bit, 12-bit, 10-bit, and 8-bit single-ended output modes #### Overview - Single or continuous conversion - Configurable sample time and conversion speed/power - Selectable clock source up to four - Operation in low-power modes for lower noise - Asynchronous clock source for lower noise operation with option to output the clock - Selectable hardware conversion trigger - Automatic compare with interrupt for less-than, greater-than or equal-to, within range, or out-of-range, programmable value - Temperature sensor - Hardware average function up to 32x - Selectable voltage reference: external or alternate - Self-Calibration mode ## 2.2.4.1 Temperature sensor This device contains one temperature sensor internally connected to the input channel of AD26, see Table 56 for details of the linearity factor. The sensor must be calibrated to gain good accuracy, so as to provide good linearity, see also AN3031. We recommend to use internal reference voltage as ADC reference with long sample time. ### 2.2.5 **VREF** The Voltage Reference (VREF) can supply an accurate voltage output (1.2V typically) trimmed in 0.5 mV steps. It can be used in applications to provide a reference voltage to external devices or used internally as a reference to analog peripherals such as the ADC or CMP. The VREF supports the following programmable buffer modes: - Bandgap on only, used for stabilization and startup - High power buffer mode - Low-power buffer mode - · Buffer disabled The VREF voltage output signal, bonded on VREFH for 48 QFN, 64 LQFP and 64 MAPBGA packages and on PTE30 for 32 QFN and 36 XFBGA packages, can be used by both internal and external peripherals in low and high power buffer mode. A 100 nF capacitor must always be connected between this pin and VSSA if the VREF is used. This capacitor must be as close to VREFO pin as possible. ### 2.2.6 CMP The device contains one high-speed comparator and two 8-input multiplexers for both the inverting and non-inverting inputs of the comparator. Each CMP input channel connects to both muxes. The CMP includes one 6-bit DAC, which provides a selectable voltage reference for various user application cases. Besides, the CMP also has several module-to-module interconnects in order to facilitate ADC triggering, TPM triggering, and interfaces. The CMP has the following features: - Inputs may range from rail to rail - Programmable hysteresis control - Selectable interrupt on rising-edge, falling-edge, or both rising or falling edges of the comparator output - Selectable inversion on comparator output - Capability to produce a wide range of outputs such as sampled, digitally filtered - External hysteresis can be used at the same time that the output filter is used for internal functions - Two software selectable performance levels: shorter propagation delay at the expense of higher power and Low power with longer propagation delay - DMA transfer support - Functional in all modes of operation except in VLLS0 mode - The filter functions are not available in Stop, VLPS, LLS, or VLLSx modes - Integrated 6-bit DAC with selectable supply reference source and can be power down to conserve power - Two 8-to-1 channel mux ### 2.2.7 RTC The RTC is an always powered-on block that remains active in all low power modes. The time counter within the RTC is clocked by a 32.768 kHz clock sourced from an external crystal using the oscillator or clock directly from RTC\_CLKIN pin. RTC is reset on power-on reset, and a software reset bit in RTC can also initialize all RTC registers. The RTC module has the following features • 32-bit seconds counter with roll-over protection and 32-bit alarm #### Overview - 16-bit prescaler with compensation that can correct errors between 0.12 ppm and 3906 ppm - Register write protection with register lock mechanism - 1 Hz square wave or second pulse output with optional interrupt ### 2.2.8 PIT The Periodic Interrupt Timer (PIT) is used to generate periodic interrupt to the CPU. It has two independent channels and each channel has a 32-bit counter. Both channels can be chained together to form a 64-bit counter. Channel 0 can be used to periodically trigger DMA channel 0, and channel 1 can be used to periodically trigger DMA channel 1. Either channel can be programmed as an ADC trigger source, or TPM trigger source. Channel 0 can be programmed to trigger DAC. The PIT module has the following features: - Each 32-bit timers is able to generate DMA trigger - Each 32-bit timers is able to generate timeout interrupts - Two timers can be cascaded to form a 64-bit timer - Each timer can be programmed as ADC/TPM trigger source - Timer 0 is able to trigger DAC ## 2.2.9 **LPTMR** The low-power timer (LPTMR) can be configured to operate as a time counter with optional prescaler, or as a pulse counter with optional glitch filter, across all power modes, including the low-leakage modes. It can also continue operating through most system reset events, allowing it to be used as a time of day counter. The LPTMR module has the following features: - 16-bit time counter or pulse counter with compare - Optional interrupt can generate asynchronous wakeup from any low-power mode - Hardware trigger output - Counter supports free-running mode or reset on compare - Configurable clock source for prescaler/glitch filter - Configurable input source for pulse counter ### 2.2.10 CRC This device contains one cyclic redundancy check (CRC) module which can generate 16/32-bit CRC code for error detection. The CRC module provides a programmable polynomial, WAS, and other parameters required to implement a 16-bit or 32-bit CRC standard. The CRC module has the following features: - Hardware CRC generator circuit using a 16-bit or 32-bit programmable shift register - Programmable initial seed value and polynomial - Option to transpose input data or output data (the CRC result) bitwise or bytewise. - Option for inversion of final CRC result - 32-bit CPU register programming interface ### 2.2.11 **UART** This device contains a basic universal asynchronous receiver/transmitter (UART) module with DMA function supported. Generally, this module is used in RS-232, RS-485, and other communications and supports LIN slave operation and ISO7816. The UART module has the following features: - Full-duplex operation - 13-bit baud rate selection with /32 fractional divide, based on the module clock frequency - Programmable 8-bit or 9-bit data format - Programmable transmitter output polarity - Programmable receive input polarity - Up to 14-bit break character transmission. - 11-bit break character detection option - Two receiver wakeup methods with idle line or address mark wakeup - Address match feature in the receiver to reduce address mark wakeup ISR overhead - Ability to select MSB or LSB to be first bit on wire - Support for ISO 7816 protocol to interface with SIM cards and smart cards - Receiver framing error detection - Hardware parity generation and checking #### Overview - 1/16 bit-time noise detection - DMA interface ## 2.2.12 **LPUART** This product contains two Low-Power UART modules, both of their clock sources are selectable from IRC48M, IRC8M/2M or external crystal clock, and can work in Stop and VLPS modes. They also support 4× to 32× data oversampling rate to meet different applications. The LPUART module has the following features: - Programmable baud rates (13-bit modulo divider) with configurable oversampling ratio from 4× to 32× - Transmit and receive baud rate can operate asynchronous to the bus clock and can be configured independently of the bus clock frequency, support operation in Stop mode - Interrupt, DMA or polled operation - Hardware parity generation and checking - Programmable 8-bit, 9-bit or 10-bit character length - Programmable 1-bit or 2-bit stop bits - Three receiver wakeup methods - Idle line wakeup - Address mark wakeup - Receive data match - Automatic address matching to reduce ISR overhead: - · Address mark matching - Idle line address matching - Address match start, address match end - Optional 13-bit break character generation / 11-bit break character detection - Configurable idle length detection supporting 1, 2, 4, 8, 16, 32, 64 or 128 idle characters - Selectable transmitter output and receiver input polarity ## 2.2.13 SPI This device contains two SPI modules. SPI modules support 8-bit and 16-bit modes. FIFO function is available only on SPI1 module. The SPI modules have the following features: - Full-duplex or single-wire bidirectional mode - Programmable transmit bit rate - Double-buffered transmit and receive data register - Serial clock phase and polarity options - Slave select output - Mode fault error flag with CPU interrupt capability - Control of SPI operation during wait mode - Selectable MSB-first or LSB-first shifting - Programmable 8- or 16-bit data transmission length - Receive data buffer hardware match feature - 64-bit FIFO mode for high speed/large amounts of data transfers - Support DMA ### 2.2.14 I2C This device contains two I2C modules, which support up to 1 Mbits/s by dual buffer features, and address match to wake MCU from the low power mode. I2C modules support DMA transfer, and the interrupt condition can trigger DMA request when DMA function is enabled. The I2C modules have the following features: - Support for system management bus (SMBus) Specification, version 2 - Software programmable for one of 64 different serial clock frequencies - Software-selectable acknowledge bit - Arbitration-lost interrupt with automatic mode switching from master to slave - Calling address identification interrupt - START and STOP signal generation and detection - Repeated START signal generation and detection - Acknowledge bit generation and detection - Bus busy detection - General call recognition - 10-bit address extension - Programmable input glitch filter - Low power mode wakeup on slave address match - Range slave address support - DMA support - Double buffering support to achieve higher baud rate ### 2.2.15 USB This device contains one USB module which implements a USB2.0 full-speed compliant peripheral and interfaces to the on-chip USBFS transceiver. It implements keep-alive feature to avoid re-enumerating when exiting from low power modes and enables HIRC48M to allow crystal-less USB operation. The USBFS has the following features: - USB 1.1 and 2.0 compliant full-speed device controller - 16 bidirectional end points - DMA or FIFO data stream interfaces - Low-power consumption - HIRC48 with clock-recovery is supported to eliminate the 48 MHz crystal. It is used for USB device-only implementation. - USB keeps alive in low power mode down to VLPS and is able to wake MCU from low power mode ### 2.2.16 FlexIO The FlexIO is a highly configurable module providing a wide range of protocols including, but not limited to UART, I2C, SPI, I2S, Camera IF, LCD RGB, PWM/ Waveform generation. The module supports programmable baud rates independent of bus clock frequency, with automatic start/stop bit generation. The FlexIO module has the following features: - Functional in VLPR/VLPW/Stop/VLPS mode provided the clock it is using remains enabled - Four 32-bit double buffered shift registers with transmit, receive, and data match modes, and continuous data transfer - The timing of the shifter' shift, load and store events are controlled by the highly flexible 16-bit timer assigned to the shifter - Two or more shifter can be concatenated to support large data transfer sizes - Each 16-bit timers operates independently, supports for reset, enable and disable on a variety of internal or external trigger conditions with programmable trigger polarity - Flexible pin configuration supporting output disabled, open drain, bidirectional output data and output mode - Supports interrupt, DMA or polled transmit/receive operation ### 2.2.17 Port control and GPIO The Port Control and Interrupt (PORT) module provides support for port control, digital filtering, and external interrupt functions. The GPIO data direction and output data registers control the direction and output data of each pin when the pin is configured for the GPIO function. The GPIO input data register displays the logic value on each pin when the pin is configured for any digital function, provided the corresponding Port Control and Interrupt module for that pin is enabled. The following figure shows the basic I/O pad structure. This diagram applies to all I/O pins except PTA20/RESET\_b and those configured as pseudo open-drain outputs. PTA20/RESET\_b is a true open-drain pin without p-channel output driver or diode to the ESD bus. Pseudo open-drain pins have the p-channel output driver disabled when configured for open-drain operation. None of the I/O pins, including open-drain and pseudo open-drain pins, are allowed to go above VDD. Figure 4. I/O simplified block diagram The PORT module has the following features: • all PIN support interrupt enable. #### **Memory map** - Configurable edge(rising,falling,both) or level sensitive interrupt type - Support DMA request - Asynchronous wake-up in low-power modes - Configurable pullup, pulldown, and pull-disable on select pins - Configurable high and low drive strength on selected pins - Configurable fast and slow slew rates on selected pins - Configurable passive filter on selected pins - Individual mux control field supporting analog or pin disabled, GPIO, and up to chip-specific digital functions - Pad configuration fields are functional in all digital pin muxing modes. ### The GPIO module has the following features: - Port Data Input register visible in all digital pin-multiplexing modes - Port Data Output register with corresponding set/clear/toggle registers - Port Data Direction register - GPIO support single-cycle access via fast GPIO. # 3 Memory map This device contains various memories and memory-mapped peripherals which are located in a 4 GB memory space. The following figure shows the system memory and peripheral locations Figure 5. Memory map ## 4 Pinouts ## 4.1 KL27 Signal Multiplexing and Pin Assignments The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin. ## **NOTE** The 48 QFN and 64 MAPBGA packages for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. | 64<br>LQFP | 36<br>XFB<br>GA | 32<br>QFN | 48<br>QFN | 64<br>MAP<br>BGA | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-----------------|-----------|-----------|------------------|----------|----------------------------|----------------------------|------------------------|-----------|----------------|----------------|-----------------|-----------------|------| | - | C1 | ı | ı | 1 | PTE17 | ADC0_DM1/<br>ADC0_SE5a | ADC0_DM1/<br>ADC0_SE5a | PTE17 | SPI0_SCK | UART2_RX | TPM_<br>CLKIN1 | LPTMR0_<br>ALT3 | FXIO0_D1 | | | _ | D1 | _ | ı | _ | PTE18 | ADC0_DP2/<br>ADC0_SE2 | ADC0_DP2/<br>ADC0_SE2 | PTE18 | SPI0_MOSI | | I2CO_SDA | SPI0_MISO | FXIO0_D2 | | | _ | F2 | 9 | _ | _ | VREF0 | VREF0_B | VREF0_B | | | | | | | | | _ | 1 | ı | 1 | C5 | NC | NC | NC | | | | | | | | | 1 | A1 | 1 | ı | A1 | PTE0 | DISABLED | | PTE0/<br>CLKOUT32<br>K | SPI1_MISO | LPUART1_<br>TX | RTC_<br>CLKOUT | CMP0_OUT | I2C1_SDA | | | 2 | 1 | _ | 1 | B1 | PTE1 | DISABLED | | PTE1 | SPI1_MOSI | LPUART1_<br>RX | | SPI1_MISO | I2C1_SCL | | | 3 | _ | _ | 1 | _ | VDD | VDD | VDD | | | | | | | | | 4 | C4 | 2 | 2 | C4 | VSS | VSS | VSS | | | | | | | | | 5 | B1 | 3 | 3 | E1 | USB0_DP | USB0_DP | USB0_DP | | | | | | | | | 6 | D2 | 4 | 4 | D1 | USB0_DM | USB0_DM | USB0_DM | | | | | | | | | 7 | C3 | 5 | 5 | E2 | USB_VDD | USB_VDD | USB_VDD | | | | | | | | | 8 | C2 | 6 | 6 | D2 | PTE16 | ADC0_DP1/<br>ADC0_SE1 | ADC0_DP1/<br>ADC0_SE1 | PTE16 | SPI0_PCS0 | UART2_TX | TPM_<br>CLKIN0 | | FXIO0_D0 | | | 9 | E3 | ı | 7 | G1 | PTE20 | ADC0_DP0/<br>ADC0_SE0 | ADC0_DP0/<br>ADC0_SE0 | PTE20 | | TPM1_CH0 | LPUARTO_<br>TX | | FXIO0_D4 | | | 10 | E2 | ı | 8 | F1 | PTE21 | ADC0_DM0/<br>ADC0_SE4a | ADC0_DM0/<br>ADC0_SE4a | PTE21 | | TPM1_CH1 | LPUART0_<br>RX | | FXIO0_D5 | | | 11 | E1 | ı | ı | G2 | PTE22 | ADC0_DP3/<br>ADC0_SE3 | ADC0_DP3/<br>ADC0_SE3 | PTE22 | | TPM2_CH0 | UART2_TX | | FXIO0_D6 | | | 12 | F1 | I | ı | F2 | PTE23 | ADC0_DM3/<br>ADC0_SE7a | ADC0_DM3/<br>ADC0_SE7a | PTE23 | | TPM2_CH1 | UART2_RX | | FXIO0_D7 | | | 13 | D3 | 7 | 9 | F4 | VDDA | VDDA | VDDA | | | | | | | | | 14 | D3 | 7 | 10 | G4 | VREFH | VREFH | VREFH | | | | | | | | | 14 | - | - | 10 | G4 | VREFO | VREFO_A | VREFO_A | | | | | | | | | 15 | D4 | 8 | 11 | G3 | VREFL | VREFL | VREFL | | | | | | | | | 16 | D4 | 8 | 12 | F3 | VSSA | VSSA | VSSA | | | | | | | | | 17 | I | - | 13 | H1 | PTE29 | CMP0_IN5/<br>ADC0_SE4b | CMP0_IN5/<br>ADC0_SE4b | PTE29 | | TPM0_CH2 | TPM_<br>CLKIN0 | | | | | 18 | F2 | 9 | 14 | H2 | PTE30 | ADC0_<br>SE23/<br>CMP0_IN4 | ADCO_<br>SE23/<br>CMPO_IN4 | PTE30 | | TPM0_CH3 | TPM_<br>CLKIN1 | LPUART1_<br>TX | LPTMR0_<br>ALT1 | | | 19 | _ | _ | _ | Н3 | PTE31 | DISABLED | | PTE31 | | TPM0_CH4 | | | | | | 64<br>LQFP | 36<br>XFB<br>GA | 32<br>QFN | 48<br>QFN | 64<br>MAP<br>BGA | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-----------------|-----------|-----------|------------------|--------------------------------|-----------|-----------|--------------------------------|----------------|----------------|----------------------|-----------|-----------------|---------| | 20 | - | _ | 15 | H4 | PTE24 | DISABLED | | PTE24 | | TPM0_CH0 | | I2C0_SCL | | | | 21 | _ | _ | 16 | H5 | PTE25 | DISABLED | | PTE25 | | TPM0_CH1 | | I2C0_SDA | | | | 22 | F3 | 10 | 17 | D3 | PTA0 | SWD_CLK | | PTA0 | | TPM0_CH5 | | | | SWD_CLK | | 23 | F4 | 11 | 18 | D4 | PTA1 | DISABLED | | PTA1 | LPUART0_<br>RX | TPM2_CH0 | | | | | | 24 | E4 | 12 | 19 | E5 | PTA2 | DISABLED | | PTA2 | LPUARTO_<br>TX | TPM2_CH1 | | | | | | 25 | E5 | 13 | 20 | D5 | PTA3 | SWD_DIO | | PTA3 | I2C1_SCL | TPM0_CH0 | | | | SWD_DIO | | 26 | F5 | 14 | 21 | G5 | PTA4 | NMI_b | | PTA4 | I2C1_SDA | TPM0_CH1 | | | | NMI_b | | 27 | - | _ | 1 | F5 | PTA5 | DISABLED | | PTA5 | USB_CLKIN | TPM0_CH2 | | | | | | 28 | - | - | 1 | H6 | PTA12 | DISABLED | | PTA12 | | TPM1_CH0 | | | | | | 29 | _ | _ | - | G6 | PTA13 | DISABLED | | PTA13 | | TPM1_CH1 | | | | | | 30 | C3 | 15 | 22 | G7 | VDD | VDD | VDD | | | | | | | | | 31 | C4 | 16 | 23 | H7 | VSS | VSS | VSS | | | | | | | | | 32 | F6 | 17 | 24 | H8 | PTA18 | EXTAL0 | EXTAL0 | PTA18 | | LPUART1_<br>RX | TPM_<br>CLKIN0 | | | | | 33 | E6 | 18 | 25 | G8 | PTA19 | XTAL0 | XTAL0 | PTA19 | | LPUART1_<br>TX | TPM_<br>CLKIN1 | | LPTMR0_<br>ALT1 | | | 34 | D5 | 19 | 26 | F8 | PTA20 | RESET_b | | PTA20 | | | | | | RESET_b | | 35 | D6 | 20 | 27 | F7 | PTB0/<br>LLWU_P5 | ADC0_SE8 | ADC0_SE8 | PTB0/<br>LLWU_P5 | I2C0_SCL | TPM1_CH0 | SPI1_MOSI | SPI1_MISO | | | | 36 | C6 | 21 | 28 | F6 | PTB1 | ADC0_SE9 | ADC0_SE9 | PTB1 | I2C0_SDA | TPM1_CH1 | SPI1_MISO | SPI1_MOSI | | | | 37 | _ | _ | 29 | E7 | PTB2 | ADC0_SE12 | ADC0_SE12 | PTB2 | I2C0_SCL | TPM2_CH0 | | | | | | 38 | - | _ | 30 | E8 | PTB3 | ADC0_SE13 | ADC0_SE13 | PTB3 | I2C0_SDA | TPM2_CH1 | | | | | | 39 | - | _ | 31 | E6 | PTB16 | DISABLED | | PTB16 | SPI1_MOSI | LPUARTO_<br>RX | TPM_<br>CLKIN0 | SPI1_MISO | | | | 40 | - | _ | 32 | D7 | PTB17 | DISABLED | | PTB17 | SPI1_MISO | LPUARTO_<br>TX | TPM_<br>CLKIN1 | SPI1_MOSI | | | | 41 | _ | _ | _ | D6 | PTB18 | DISABLED | | PTB18 | | TPM2_CH0 | | | | | | 42 | _ | _ | _ | C7 | PTB19 | DISABLED | | PTB19 | | TPM2_CH1 | | | | | | 43 | - | _ | 33 | D8 | PTC0 | ADC0_SE14 | ADC0_SE14 | PTC0 | | EXTRG_IN | audioUSB_<br>SOF_OUT | CMP0_OUT | | | | 44 | C5 | 22 | 34 | C6 | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | ADC0_SE15 | ADC0_SE15 | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | I2C1_SCL | | TPM0_CH0 | | | | | 45 | В6 | 23 | 35 | В7 | PTC2 | ADC0_SE11 | ADC0_SE11 | PTC2 | I2C1_SDA | | TPM0_CH1 | | | | | 46 | B5 | 24 | 36 | C8 | PTC3/<br>LLWU_P7 | DISABLED | | PTC3/<br>LLWU_P7 | SPI1_SCK | LPUART1_<br>RX | TPM0_CH2 | CLKOUT | | | | 47 | - | - | - | E3 | VSS | VSS | VSS | | | | | | | | | 48 | - | - | _ | E4 | VDD | VDD | VDD | | | | | | | | | 49 | A6 | 25 | 37 | B8 | PTC4/<br>LLWU_P8 | DISABLED | | PTC4/<br>LLWU_P8 | SPI0_PCS0 | LPUART1_<br>TX | TPM0_CH3 | SPI1_PCS0 | | | | 64<br>LQFP | 36<br>XFB<br>GA | 32<br>QFN | 48<br>QFN | 64<br>Map<br>Bga | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-----------------|-----------|-----------|------------------|-------------------|-----------|-----------|-------------------|-----------|----------------------|----------|-----------|----------|------| | 50 | A5 | 26 | 38 | A8 | PTC5/<br>LLWU_P9 | DISABLED | | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_<br>ALT2 | | | CMP0_OUT | | | 51 | B4 | 27 | 39 | A7 | PTC6/<br>LLWU_P10 | CMP0_IN0 | CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_MOSI | EXTRG_IN | | SPI0_MISO | | | | 52 | A4 | 28 | 40 | B6 | PTC7 | CMP0_IN1 | CMP0_IN1 | PTC7 | SPI0_MISO | audioUSB_<br>SOF_OUT | | SPI0_MOSI | | | | 53 | _ | _ | _ | A6 | PTC8 | CMP0_IN2 | CMP0_IN2 | PTC8 | I2C0_SCL | TPM0_CH4 | | | | | | 54 | _ | _ | _ | B5 | PTC9 | CMP0_IN3 | CMP0_IN3 | PTC9 | I2C0_SDA | TPM0_CH5 | | | | | | 55 | - | _ | _ | В4 | PTC10 | DISABLED | | PTC10 | I2C1_SCL | | | | | | | 56 | - | - | _ | A5 | PTC11 | DISABLED | | PTC11 | I2C1_SDA | | | | | | | 57 | - | _ | 41 | C3 | PTD0 | DISABLED | | PTD0 | SPI0_PCS0 | | TPM0_CH0 | | FXIO0_D0 | | | 58 | _ | _ | 42 | A4 | PTD1 | ADC0_SE5b | ADC0_SE5b | PTD1 | SPI0_SCK | | TPM0_CH1 | | FXIO0_D1 | | | 59 | _ | _ | 43 | C2 | PTD2 | DISABLED | | PTD2 | SPI0_MOSI | UART2_RX | TPM0_CH2 | SPI0_MISO | FXIO0_D2 | | | 60 | - | _ | 44 | В3 | PTD3 | DISABLED | | PTD3 | SPI0_MISO | UART2_TX | TPM0_CH3 | SPI0_MOSI | FXIO0_D3 | | | 61 | A3 | 29 | 45 | A3 | PTD4/<br>LLWU_P14 | DISABLED | | PTD4/<br>LLWU_P14 | SPI1_PCS0 | UART2_RX | TPM0_CH4 | | FXIO0_D4 | | | 62 | В3 | 30 | 46 | C1 | PTD5 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI1_SCK | UART2_TX | TPM0_CH5 | | FXIO0_D5 | | | 63 | B2 | 31 | 47 | B2 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI1_MOSI | LPUARTO_<br>RX | I2C1_SDA | SPI1_MISO | FXIO0_D6 | | | 64 | A2 | 32 | 48 | A2 | PTD7 | DISABLED | | PTD7 | SPI1_MISO | LPUARTO_<br>TX | I2C1_SCL | SPI1_MOSI | FXIO0_D7 | | # 4.2 Pin properties The following table lists the pin properties. | 64 LQFP | 36<br>XFBGA | 32 QFN | 48 QFN | 64 MAPBGA | Pin name | Driver strength | Default status after POR | Pullup/ pulldown setting after POR | Slew rate after POR | Passive pin filter after POR | Open drain | Pin interrupt | |---------|-------------|--------|--------|-----------|----------|-----------------|--------------------------|------------------------------------|---------------------|------------------------------|------------|---------------| | _ | C1 | _ | _ | | PTE17 | ND | HI-Z | _ | FS | N | N | Y | | _ | D1 | _ | _ | _ | PTE18 | ND | Hi-Z | _ | FS | N | N | Υ | | 64 LQFP | 36<br>XFBGA | 32 QFN | 48 QFN | 64 MAPBGA | Pin name | Driver strength | Default status after POR | Pullup/ pulldown setting after POR | Slew rate after POR | Passive pin filter after POR | Open drain | Pin interrupt | |---------|-------------|--------|--------|-----------|------------|-----------------|--------------------------|------------------------------------|---------------------|------------------------------|------------|---------------| | | F2 | 9 | | - | VREF0 | | | _ | | | _ | _ | | | | _ | | C5 | NC<br>DTF0 | | | _ | _ | | | | | 1 | A1 | 1 | | A1 | PTE0 | ND | Hi-Z | _ | FS | N | N | Y | | 2 | | _ | _ | B1 | PTE1 | ND | Hi-Z | _ | FS | N | N | Y | | 3 | _ | _ | 1 | - | VDD | | | _ | | | _ | _ | | 4 | C4 | 2 | 2 | C4 | VSS | | _ | _ | _ | _ | | _ | | 5 | B1 | 3 | 3 | E1 | USB0_DP | _ | | _ | _ | _ | _ | _ | | 6 | D2 | 4 | 4 | D1 | USB0_DM | _ | _ | _ | _ | _ | _ | _ | | 7 | C3 | 5 | 5 | E2 | USB_VDD | _ | | _ | | _ | _ | _ | | 8 | C2 | 6 | 6 | D2 | PTE16 | ND | Hi-Z | _ | FS | N | N | Y | | 9 | E3 | | 7 | G1 | PTE20 | ND | Hi-Z | _ | SS | N | N | Y | | 10 | E2 | _ | 8 | F1 | PTE21 | ND | Hi-Z | _ | SS | N | N | Y | | 11 | E1 | _ | _ | G2 | PTE22 | ND | Hi-Z | _ | SS | N | N | Y | | 12 | F1 | _ | _ | F2 | PTE23 | ND | Hi-Z | _ | SS | N | N | Y | | 13 | D3 | 7 | 9 | F4 | VDDA | _ | _ | _ | _ | _ | | _ | | 14 | D3 | 7 | 10 | G4 | VREFH | _ | _ | _ | _ | _ | _ | _ | | 14 | _ | _ | 10 | G4 | VREFO | _ | _ | _ | _ | _ | _ | _ | | 15 | D4 | 8 | 11 | G3 | VREFL | _ | _ | _ | _ | _ | _ | _ | | 16 | D4 | 8 | 12 | F3 | VSSA | _ | _ | _ | _ | _ | | _ | | 17 | _ | _ | 13 | H1 | PTE29 | ND | Hi-Z | _ | SS | N | N | Υ | | 18 | F2 | 9 | 14 | H2 | PTE30 | ND | Hi-Z | _ | SS | N | N | Y | | 19 | _ | _ | _ | НЗ | PTE31 | ND | Hi-Z | _ | SS | N | N | Υ | | 20 | _ | _ | 15 | H4 | PTE24 | ND | Hi-Z | _ | SS | N | N | Υ | | 21 | | _ | 16 | H5 | PTE25 | ND | Hi-Z | _ | SS | N | N | Υ | | 22 | F3 | 10 | 17 | D3 | PTA0 | ND | L | PD | SS | N | N | Υ | | 23 | F4 | 11 | 18 | D4 | PTA1 | ND | Hi-Z | _ | SS | N | N | Υ | | 24 | E4 | 12 | 19 | E5 | PTA2 | ND | Hi-Z | _ | SS | N | N | Υ | | 25 | E5 | 13 | 20 | D5 | PTA3 | ND | Н | PU | FS | N | N | Υ | | 26 | F5 | 14 | 21 | G5 | PTA4 | ND | Н | PU | SS | Υ | N | Υ | | 64 LQFP | 36<br>XFBGA | 32 QFN | 48 QFN | 64 MAPBGA | Pin name | Driver strength | Default status after POR | Pullup/ pulldown setting after POR | Slew rate after POR | Passive pin filter after POR | Open drain | Pin interrupt | |---------|-------------|--------|--------|-----------|--------------------------------|-----------------|--------------------------|------------------------------------|---------------------|------------------------------|------------|---------------| | 27 | _ | _ | _ | F5 | PTA5 | ND | Hi-Z | _ | SS | N | N | Υ | | 28 | _ | _ | _ | H6 | PTA12 | ND | Hi-Z | _ | SS | N | N | Υ | | 29 | _ | _ | _ | G6 | PTA13 | ND | Hi-Z | _ | SS | N | N | Υ | | 30 | СЗ | 15 | 22 | G7 | VDD | ND | <u> </u> | _ | <u> </u> | _ | _ | _ | | 31 | C4 | 16 | 23 | H7 | VSS | ND | _ | _ | _ | _ | _ | _ | | 32 | F6 | 17 | 24 | H8 | PTA18 | ND | Hi-Z | _ | SS | N | N | Υ | | 33 | E6 | 18 | 25 | G8 | PTA19 | ND | Hi-Z | _ | SS | N | N | Υ | | 34 | D5 | 19 | 26 | F8 | PTA20 | ND | Н | PU | SS | N | Υ | Υ | | 35 | D6 | 20 | 27 | F7 | PTB0/LLWU_P5 | HD | Hi-Z | _ | FS | N | N | Υ | | 36 | C6 | 21 | 28 | F6 | PTB1 | HD | Hi-Z | _ | FS | N | N | Υ | | 37 | _ | _ | 29 | E7 | PTB2 | ND | Hi-Z | _ | SS | N | N | Υ | | 38 | _ | _ | 30 | E8 | PTB3 | ND | Hi-Z | _ | SS | N | N | Υ | | 39 | _ | _ | 31 | E6 | PTB16 | ND | Hi-Z | _ | FS | N | N | Υ | | 40 | _ | _ | 32 | D7 | PTB17 | ND | Hi-Z | _ | FS | N | N | Y | | 41 | _ | _ | _ | D6 | PTB18 | ND | Hi-Z | _ | SS | N | N | Υ | | 42 | _ | _ | _ | C7 | PTB19 | ND | Hi-Z | _ | SS | N | N | Y | | 43 | _ | _ | 33 | D8 | PTC0 | ND | Hi-Z | _ | SS | N | N | Υ | | 44 | C5 | 22 | 34 | C6 | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | ND | Hi-Z | _ | SS | N | N | Y | | 45 | B6 | 23 | 35 | B7 | PTC2 | ND | Hi-Z | _ | SS | N | N | Y | | 46 | B5 | 24 | 36 | C8 | PTC3/<br>LLWU_P7 | HD | Hi-Z | _ | FS | N | N | Y | | 47 | _ | _ | _ | E3 | VSS | _ | _ | _ | _ | _ | _ | _ | | 48 | _ | _ | _ | E4 | VDD | | _ | _ | _ | _ | _ | _ | | 49 | A6 | 25 | 37 | B8 | PTC4/<br>LLWU_P8 | HD | Hi-Z | _ | FS | N | N | Y | | 50 | A5 | 26 | 38 | A8 | PTC5/<br>LLWU_P9 | ND | Hi-Z | _ | FS | N | N | Y | | 51 | B4 | 27 | 39 | A7 | PTC6/<br>LLWU_P10 | ND | Hi-Z | _ | FS | N | N | Y | | 64 LQFP | 36<br>XFBGA | 32 QFN | 48 QFN | 64 MAPBGA | Pin name | Driver strength | Default status after POR | Pullup/ pulldown setting after POR | Slew rate after POR | Passive pin filter after POR | Open drain | Pin interrupt | |---------|-------------|--------|--------|-----------|-------------------|-----------------|--------------------------|------------------------------------|---------------------|------------------------------|------------|---------------| | 52 | A4 | 28 | 40 | B6 | PTC7 | ND | Hi-Z | _ | FS | N | N | Υ | | 53 | _ | _ | _ | A6 | PTC8 | ND | Hi-Z | _ | SS | N | N | Υ | | 54 | _ | _ | _ | B5 | PTC9 | ND | Hi-Z | _ | SS | N | N | Y | | 55 | _ | _ | _ | B4 | PTC10 | ND | Hi-Z | _ | SS | N | N | Υ | | 56 | _ | _ | _ | A5 | PTC11 | ND | Hi-Z | _ | SS | N | N | Υ | | 57 | _ | _ | 41 | С3 | PTD0 | ND | Hi-Z | _ | FS | N | N | Y | | 58 | _ | _ | 42 | A4 | PTD1 | ND | Hi-Z | _ | FS | N | N | Y | | 59 | _ | | 43 | C2 | PTD2 | ND | Hi-Z | _ | FS | N | N | Y | | 60 | | _ | 44 | В3 | PTD3 | ND | Hi-Z | _ | FS | N | N | Υ | | 61 | А3 | 29 | 45 | А3 | PTD4/<br>LLWU_P14 | ND | Hi-Z | _ | FS | N | N | Y | | 62 | В3 | 30 | 46 | C1 | PTD5 | ND | Hi-Z | _ | FS | N | N | Υ | | 63 | B2 | 31 | 47 | B2 | PTD6/<br>LLWU_P15 | HD | Hi-Z | _ | FS | N | N | Y | | 64 | A2 | 32 | 48 | A2 | PTD7 | HD | Hi-Z | _ | FS | N | N | Υ | | Properties | Abbreviation | Descriptions | |--------------------------|--------------|-----------------------| | Driver strength | ND | Normal drive | | | HD | High drive | | Default status after POR | Hi-Z | High impendence | | | Н | High level | | | L | Low level | | Pullup/ pulldown setting | PD | Pullup | | after POR | PU | Pulldown | | Slew rate after POR | FS | Fast slew rate | | | SS | Slow slew rate | | Passive Pin Filter after | N | Disabled | | POR | Y | Enabled | | Open drain | N | Disabled <sup>1</sup> | #### **Pinouts** | Properties | Abbreviation | Descriptions | |---------------|--------------|----------------------| | | Y | Enabled <sup>2</sup> | | Pin interrupt | Y | Yes | - 1. When I2C module is enabled and a pin is functional for I2C, this pin is (pseudo-) open drain enabled. When UART or LPUART module is enabled and a pin is functional for UART or LPUART, this pin is (pseudo-) open drain configurable. - 2. PTA20 is a true open drain pin that must never be pulled above VDD. ## 4.3 Module Signal Description Tables The following sections correlate the chip-level signal name with the signal name used in the module's chapter. They also briefly describe the signal function and direction. ### 4.3.1 Core modules Table 9. SWD signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------|---------| | SWD_DIO | SWD_DIO | Serial Wire Debug Data Input/Output | Input / | | | | The SWD_DIO pin is used by an external debug tool for communication and device control. This pin is pulled up internally. | Output | | SWD_CLK | SWD_CLK | Serial Wire Clock | Input | | | | This pin is the clock for debug logic when in the Serial Wire Debug mode. This pin is pulled down internally. | | # 4.3.2 System modules Table 10. System signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----| | NMI | _ | Non-maskable interrupt NOTE: Driving the NMI signal low forces a non-maskable interrupt, if the NMI function is selected on the corresponding pin. | I | | RESET | _ | Reset bidirectional signal | I/O | | VDD | _ | MCU power | I | | VSS | _ | MCU ground | I | Table 11. LLWU signal descriptions | Chip signal name | Module signal<br>name | Description | I/O | |------------------|-----------------------|-----------------------------------------------|-----| | LLWU_Pn | LLWU_Pn | Wakeup inputs (n = 5, 6, 7, 8, 9, 10, 14, 15) | I | ## 4.3.3 Clock modules Table 12. OSC signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|---------------------------------|-----| | EXTAL0 | EXTAL | External clock/Oscillator input | I | | XTAL0 | XTAL | Oscillator output | 0 | ## **4.3.4 Analog** This table presents the signal descriptions of the ADC0 module. Table 13. ADC0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|------------------------------------|-----| | ADC0_DPn | DADP3-DADP0 | Differential Analog Channel Inputs | I | | ADC0_DMn | DADM3-DADM0 | Differential Analog Channel Inputs | I | | ADC0_SEn | AD <i>n</i> | Single-Ended Analog Channel Inputs | ļ | | VREFH | V <sub>REFSH</sub> | Voltage Reference Select High | I | | VREFL | V <sub>REFSL</sub> | Voltage Reference Select Low | I | | VDDA | $V_{DDA}$ | Analog Power Supply | I | | VSSA | V <sub>SSA</sub> | Analog Ground | I | | EXTRG_IN | ADHWT | Hardware trigger | I | This table presents the signal descriptions of the CMP0 module. Table 14. CMP0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-----------------------|-----| | CMP0_IN[5:0] | IN[5:0] | Analog voltage inputs | I | | CMP0_OUT | СМРО | Comparator output | 0 | ## Table 15. VREF signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-----------------------------------------------|-----| | VREF_OUT | VREF_OUT | Internally-generated voltage reference output | 0 | ## 4.3.5 Timer Modules ## Table 16. TPM0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | TPM_CLKIN[1:0] | TPM_EXTCLK | External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock. | - | | TPM0_CH[5:0] | TPM_CHn | TPM channel (n = 5 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O | # Table 17. TPM1 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | TPM_CLKIN[1:0] | TPM_EXTCLK | External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock. | _ | | TPM1_CH[1:0] | TPM_CHn | TPM channel (n = 1 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O | ## Table 18. TPM2 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | TPM_CLKIN[1:0] | TPM_EXTCLK | External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock. | Ι | | TPM2_CH[1:0] | TPM_CHn | TPM channel (n = 1 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input. | I/O | ### Table 19. LPTMR0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-------------------------|-----| | LPTMR0_ALT[3:1] | LPTMR0_ALTn | Pulse Counter Input pin | I | ### Table 20. RTC signal descriptions | Chip signal name | Module signal<br>name | Description | I/O | |------------------|-----------------------|-------------------------------------|-----| | RTC_CLKOUT1 | RTC_CLKOUT | 1 Hz square-wave output or OSCERCLK | 0 | 1. RTC\_CLKOUT can also be driven with OSCERCLK via SIM control bit SIM\_SOPT[RCTCLKOUTSEL] ### 4.3.6 Communication interfaces ## Table 21. USB FS OTG Signal Descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-------------------------------------------|-----| | USB0_DM | usb_dm | USB D- analog data signal on the USB bus. | I/O | | USB0_DP | usb_dp | USB D+ analog data signal on the USB bus. | I/O | | USB_CLKIN | _ | Alternate USB clock input | I | ### Table 22. SPI0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|--------------------------------|-----| | SPI0_MISO | MISO | Master Data In, Slave Data Out | I/O | | SPI0_MOSI | MOSI | Master Data Out, Slave Data In | I/O | | SPI0_SCLK | SPSCK | SPI Serial Clock | I/O | | SPI0_PCS0 | SS | Slave Select | I/O | ### Table 23. SPI1 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|--------------------------------|-----| | SPI1_MISO | MISO | Master Data In, Slave Data Out | I/O | | SPI1_MOSI | MOSI | Master Data Out, Slave Data In | I/O | | SPI1_SCLK | SPSCK | SPI Serial Clock | I/O | | SPI1_PCS0 | SS | Slave Select | I/O | ### Table 24. I<sup>2</sup>C0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-----------------------------------------------------------------|-----| | I2C0_SCL | SCL | Bidirectional serial clock line of the I <sup>2</sup> C system. | I/O | | I2C0_SDA | SDA | Bidirectional serial data line of the I <sup>2</sup> C system. | I/O | # Table 25. I<sup>2</sup>C1 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-----------------------------------------------------------------|-----| | I2C1_SCL | SCL | Bidirectional serial clock line of the I <sup>2</sup> C system. | I/O | | I2C1_SDA | SDA | Bidirectional serial data line of the I <sup>2</sup> C system. | I/O | # Table 26. LPUART0 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|---------------|-----| | LPUART0_TX | TxD | Transmit data | I/O | | LPUART0_RX | RxD | Receive data | I | # Table 27. LPUART1 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|---------------|-----| | LPUART1_TX | TxD | Transmit data | I/O | | LPUART1_RX | RxD | Receive data | I | ### Table 28. UART2 signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|---------------|-----| | UART2_TX | TxD | Transmit data | 0 | | UART2_RX | RxD | Receive data | I | ### Table 29. FlexIO signal descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|-----------------------------------------------------------|-----| | FXIO0_Dx | , | Bidirectional FlexIO Shifter and Timer pin inputs/outputs | I/O | # 4.3.7 Human-machine interfaces (HMI) Table 30. GPIO Signal Descriptions | Chip signal name | Module signal name | Description | I/O | |------------------|--------------------|------------------------------|-----| | PTA[31:0] | PORTA31-PORTA0 | General-purpose input/output | I/O | | PTB[31:0] | PORTB31-PORTB0 | General-purpose input/output | I/O | | PTC[11:0] | PORTC11-PORTC0 | General-purpose input/output | I/O | | PTD[7:0] | PORTD7-PORTD0 | General-purpose input/output | I/O | | PTE[31:0] | PORTE31-PORTE0 | General-purpose input/output | I/O | # 4.4 KL27 Family Pinouts The figure below shows the 32 QFN pinouts. Figure 6. 32 QFN Pinout diagram (transparent top view) The figure below shows the 48 QFN pinouts. ### NOTE The 48 QFN package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. Figure 7. 48 QFN Pinout diagram (transparent top view) The figure below shows the 64 MAPBGA pinouts. ### **NOTE** The 64 MAPBGA package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. Figure 8. 64 MAPBGA Pinout diagram (transparent top view) The figure below shows the 64 LQFP pinouts: Figure 9. 64 LQFP Pinout diagram (top view) The figure below shows the 36 XFBGA pinouts: Figure 10. 36 XFBGA Pinout diagram (transparent top view) # 4.5 Package dimensions The following figures show the dimensions of the package options for the devices supported by this document. Figure 11. 64-pin LQFP package dimensions 1 Figure 12. 64-pin LQFP package dimensions 2 - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. (3). MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. Figure 13. 64-pin MAPBGA package dimension Figure 14. 48-pin QFN package dimension 1 DETAIL F DETAIL G VIEW ROTATED 90°CW - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. THIS IS A NON-JEDEC REGISTERED PACKAGE. - 4. COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG. - 5. MIN. METAL GAP SHOULD BE 0.2 MM. Figure 15. 48-pin QFN package dimension 2 - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. $\stackrel{\textstyle \wedge}{3}$ maximum solder ball diameter measured parallel to datum a. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. DARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. Figure 16. 36-pin XFBGA package dimension ### **Pinouts** Figure 17. 32-pin QFN package dimension 1 DETAIL G VIEW ROTATED 90°CW - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. THIS IS A NON-JEDEC REGISTERED PACKAGE. - 4 Coplanarity applies to leads and die attach flag. - 5. MIN. METAL GAP SHOULD BE 0.2 MM. Figure 18. 32-pin QFN package dimension 2 # 5 Electrical characteristics # 5.1 Ratings # 5.1.1 Thermal handling ratings ### Table 31. Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 5.1.2 Moisture handling ratings Table 32. Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. # 5.1.3 ESD handling ratings Table 33. ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | $V_{HBM}$ | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C | -100 | +100 | mA | 3 | - 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*. - Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test. # 5.1.4 Voltage and current absolute operating ratings Table 34. Voltage and current absolute operating ratings | Symbol | Description | Min. | Max. | Unit | |-----------------|------------------------|------|------|------| | $V_{DD}$ | Digital supply voltage | -0.3 | 3.8 | V | | I <sub>DD</sub> | Digital supply current | _ | 120 | mA | | Symbol | Description | Min. | Max. | Unit | |---------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------| | V <sub>IO</sub> | IO pin input voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | I <sub>D</sub> | Instantaneous maximum current single pin limit (applies to all port pins) | -25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>USB_DP</sub> | USB_DP input voltage | -0.3 | 3.63 | V | | V <sub>USB_DM</sub> | USB_DM input voltage | -0.3 | 3.63 | V | Table 34. Voltage and current absolute operating ratings (continued) ### 5.2 General ### 5.2.1 AC electrical characteristics Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure. Figure 19. Input signal measurement reference All digital I/O switching characteristics, unless otherwise specified, assume that the output pins have the following characteristics. - $C_L=30 pF loads$ - Slew rate disabled - Normal drive strength # 5.2.2 Nonswitching electrical specifications # 5.2.2.1 Voltage and current operating requirements Table 35. Voltage and current operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------| | $V_{DD}$ | Supply voltage | 1.71 | 3.6 | V | 1 | | USB_V <sub>DD</sub> | Supply voltage | 3.0 | 3.6 | ٧ | 2 | | $V_{DDA}$ | Analog supply voltage | 1.71 | 3.6 | ٧ | | | $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1 | 0.1 | V | | | V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1 | 0.1 | ٧ | | | V <sub>IH</sub> | Input high voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | $0.7 \times V_{DD}$ | _ | V | | | | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | $0.75 \times V_{DD}$ | _ | V | | | V <sub>IL</sub> | Input low voltage | | | | | | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | _ | $0.35 \times V_{DD}$ | V | | | | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | _ | $0.3 \times V_{DD}$ | V | | | V <sub>HYS</sub> | Input hysteresis | $0.06 \times V_{DD}$ | _ | ٧ | | | I <sub>ICIO</sub> | IO pin negative DC injection current — single pin • V <sub>IN</sub> < V <sub>SS</sub> -0.3V | -3 | _ | mA | 3 | | I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents of 16 contiguous pins • Negative current injection | -25 — | | mA | | | V <sub>ODPU</sub> | Open drain pullup voltage level | $V_{DD}$ | $V_{DD}$ | V | 4 | | $V_{RAM}$ | V <sub>DD</sub> voltage required to retain RAM | 1.2 | _ | ٧ | | - 1. To use USB for 36XFBGA package, you need to limit the minimum value to 3.0V. - 2. The power pin for USB and for other part of the chip is bonded together on the 36XFBGA package. The ripple limit for USB\_VDD is 100 mV. - 3. All I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> greater than V<sub>IO\_MIN</sub> (= V<sub>SS</sub>-0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R = (V<sub>IO\_MIN</sub> V<sub>IN</sub>)/II<sub>ICIO</sub>I. - 4. Open drain outputs must be pulled to V<sub>DD</sub>. # 5.2.2.2 LVD and POR operating requirements Table 36. V<sub>DD</sub> supply LVD and POR operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------|---------------------------------------------------------------|------|------|------|------|-------| | V <sub>POR</sub> | Falling V <sub>DD</sub> POR detect voltage | 0.8 | 1.1 | 1.5 | V | _ | | V <sub>LVDH</sub> | Falling low-voltage detect threshold — high range (LVDV = 01) | 2.48 | 2.56 | 2.64 | V | _ | | | Low-voltage warning thresholds — high range | | | | | 1 | Table 36. $V_{DD}$ supply LVD and POR operating requirements (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|------------------------------------------------------------|------|------|------|------|-------| | V <sub>LVW1H</sub> | Level 1 falling (LVWV = 00) | 2.62 | 2.70 | 2.78 | V | | | V <sub>LVW2H</sub> | Level 2 falling (LVWV = 01) | 2.72 | 2.80 | 2.88 | V | | | V <sub>LVW3H</sub> | Level 3 falling (LVWV = 10) | 2.82 | 2.90 | 2.98 | V | | | V <sub>LVW4H</sub> | Level 4 falling (LVWV = 11) | 2.92 | 3.00 | 3.08 | V | | | V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range | _ | ±60 | _ | mV | _ | | V <sub>LVDL</sub> | Falling low-voltage detect threshold — low range (LVDV=00) | 1.54 | 1.60 | 1.66 | V | _ | | | Low-voltage warning thresholds — low range | | | | | 1 | | V <sub>LVW1L</sub> | Level 1 falling (LVWV = 00) | 1.74 | 1.80 | 1.86 | V | | | $V_{LVW2L}$ | • Level 2 falling (LVWV = 01) | 1.84 | 1.90 | 1.96 | V | | | V <sub>LVW3L</sub> | • Level 3 falling (LVWV = 10) | 1.94 | 2.00 | 2.06 | V | | | V <sub>LVW4L</sub> | Level 4 falling (LVWV = 11) | 2.04 | 2.10 | 2.16 | V | | | V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range | _ | ±40 | _ | mV | _ | | V <sub>BG</sub> | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | _ | | t <sub>LPO</sub> | Internal low power oscillator period — factory trimmed | 900 | 1000 | 1100 | μs | _ | <sup>1.</sup> Rising thresholds are falling threshold + hysteresis voltage # 5.2.2.3 Voltage and current operating behaviors Table 37. Voltage and current operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|---------------------------------------------------------------------------------------|-----------------------|------|------|-------| | V <sub>OH</sub> | Output high voltage — normal drive pad | | | | 1 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -5 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -2.5 mA | V <sub>DD</sub> – 0.5 | _ | V | | | V <sub>OH</sub> | Output high voltage — high drive pad | | | | 1 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -20 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -10 mA | V <sub>DD</sub> – 0.5 | _ | V | | | I <sub>OHT</sub> | Output high current total for all ports | _ | 100 | mA | | | V <sub>OL</sub> | Output low voltage — normal drive pad | | | | 1 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 5 \text{ mA}$ | _ | 0.5 | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 2.5 mA | _ | 0.5 | V | | | V <sub>OL</sub> | Output low voltage — high drive pad | | | | 1 | | | | _ | 0.5 | V | | Table 37. Voltage and current operating behaviors (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-----------------------------------------------------------------------|------|-------|------|-------| | | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V, I <sub>OL</sub> = 20 mA | _ | 0.5 | V | | | | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 10 mA | | | | | | I <sub>OLT</sub> | Output low current total for all ports | _ | 100 | mA | | | I <sub>IN</sub> | Input leakage current (per pin) for full temperature range | _ | 1 | μА | 2 | | I <sub>IN</sub> | Input leakage current (per pin) at 25 °C | _ | 0.025 | μA | 2 | | I <sub>IN</sub> | Input leakage current (total all pins) for full temperature range | _ | 64 | μА | 2 | | I <sub>OZ</sub> | Hi-Z (off-state) leakage current (per pin) | _ | 1 | μA | | | R <sub>PU</sub> | Internal pullup resistors | 20 | 50 | kΩ | 3 | <sup>1.</sup> PTB0, PTB1, PTC3, PTC4, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. ### Power mode transition operating behaviors 5.2.2.4 All specifications except $t_{POR}$ and $VLLSx \rightarrow RUN$ recovery times in the following table assume this clock configuration: - CPU and system clocks = 48 MHz - Bus and flash clock = 24 MHz - HIRC clock mode Table 38. Power mode transition operating behaviors | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | After a POR event, amount of time from the point V <sub>DD</sub> reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _ | _ | 300 | μs | | | • VLLS0 → RUN | _ | 152 | 166 | μs | | | • VLLS1 → RUN | _ | 152 | 166 | μs | | | • VLLS3 → RUN | _ | 93 | 104 | μs | | | • LLS → RUN | _ | 7.5 | 8 | μs | | | | After a POR event, amount of time from the point V <sub>DD</sub> reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. • VLLS0 → RUN • VLLS1 → RUN • VLLS3 → RUN | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. • VLLS0 $\rightarrow$ RUN • VLLS1 $\rightarrow$ RUN • VLLS3 $\rightarrow$ RUN | After a POR event, amount of time from the point V <sub>DD</sub> reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. • VLLS0 → RUN — 152 • VLLS1 → RUN — 93 • LLS → RUN | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. • VLLS0 $\rightarrow$ RUN — 152 166 • VLLS1 $\rightarrow$ RUN — 152 166 • VLLS3 $\rightarrow$ RUN — 93 104 | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. • VLLS0 $\rightarrow$ RUN - 152 166 $\mu$ s • VLLS1 $\rightarrow$ RUN - 152 166 $\mu$ s • VLLS3 $\rightarrow$ RUN - 93 104 $\mu$ s • LLS $\rightarrow$ RUN | <sup>2.</sup> Measured at $V_{DD} = 3.6 \text{ V}$ <sup>3.</sup> Measured at $V_{DD}$ supply voltage = $V_{DD}$ min and Vinput = $V_{SS}$ Table 38. Power mode transition operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------|--------------|------|------|------|------|-------| | | VLPS → RUN | _ | 7.5 | 8 | μs | | | | • STOP → RUN | _ | 7.5 | 8 | μs | | # 5.2.2.5 Power consumption operating behaviors The maximum values stated in the following table represent the characterized results equivalent to the mean plus three times the standard deviation (mean + 3 sigma). ### **NOTE** The while(1) test is executed with flash cache enabled. Table 39. Power consumption operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|-------| | I <sub>DDA</sub> | Analog supply current | _ | _ | See note | mA | 1 | | I <sub>DD_RUNCO</sub> | Running CoreMark in flash in compute operation mode—48M HIRC mode, 48 MHz core / 24 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | | 4.79 | 4.98 | mA | 2 | | | | _ | | | IIIA | | | | • at 105 °C | | 4.94 | 5.14 | | | | I <sub>DD_RUNCO</sub> | Running While(1) loop in flash in compute operation mode—48M HIRC mode, 48 MHz core / 24 MHz flash, V <sub>DD</sub> = 3.0 V | | | | | | | | • at 25 °C | _ | 2.73 | 2.87 | mA | | | | • at 105 °C | | 2.9 | 3.05 | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, running<br>CoreMark in Flash all peripheral clock disable<br>48 MHz core/24 MHz flash, V <sub>DD</sub> = 3.0 V | | | | | 2 | | | • at 25 °C | _ | 5.45 | 5.67 | mA | | | | • at 105 °C | _ | 5.6 | 5.82 | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, running<br>CoreMark in flash all peripheral clock disable,<br>24 MHz core/12 MHz flash, V <sub>DD</sub> = 3.0 V | | | | | 2 | | | • at 25 °C | | | | | | | | • at 105 °C | _ | 3.41 | 3.55 | mA | | | | | _ | 3.56 | 3.70 | mA | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, running<br>CoreMark in Flash all peripheral clock disable<br>12 MHz core/6 MHz flash, V <sub>DD</sub> = 3.0 V | | | | | 2 | | | | _ | 2.37 | 2.49 | mA | | Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--------|--------|-------| | | • at 25 °C | | 2.52 | 2.65 | | | | | • at 105 °C | | | | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, running<br>CoreMark in Flash all peripheral clock enable<br>48 MHz core/24 MHz flash, V <sub>DD</sub> = 3.0 V | | | | | 2 | | | • at 25 °C | _ | 7.05 | 7.33 | mA | | | | • at 105 °C | | 7.2 | 7.49 | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, running<br>While(1) loop in flash all peripheral clock<br>disable, 48 MHz core/24 MHz flash, V <sub>DD</sub> = 3.0<br>V | _ | 3.39 | 3.53 | mA | | | | • at 25 °C | | | | 1117 ( | | | | • at 105 °C | | 3.57 | 3.71 | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, running<br>While(1) loop in Flash all peripheral clock<br>disable, 24 MHz core/12 MHz flash, V <sub>DD</sub> = 3.0 | | | | | | | | V | _ | 2.36 | 2.48 | mA | | | | • at 25 °C | | 2.53 | 2.66 | | | | | • at 105 °C | | | | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, Running While(1) loop in Flash all peripheral clock disable, 12 MHz core/6 MHz flash, V <sub>DD</sub> = 3.0 V | | 4.04 | 1.00 | ^ | | | | • at 25 °C | _ | 1.84 | 1.93 | mA | | | | • at 105 °C | | 2 | 2.10 | | | | I <sub>DD_RUN</sub> | Run mode current—48M HIRC mode, Running<br>While(1) loop in Flash all peripheral clock<br>enable, 48 MHz core/24 MHz flash, V <sub>DD</sub> = 3.0 | | | | | | | | V | _ | 4.98 | 5.18 | mA | | | | • at 105 °C | | 5.16 | 5.37 | | | | I <sub>DD_VLPRCO</sub> | Very-low-power run core mark in flash in compute operation mode— 8 MHz LIRC mode, 4 MHz core/1 MHz flash, V <sub>DD</sub> = 3.0 V | | | | | | | | • at 25 °C | | 710 | 752.6 | μA | | | DD_VLPRCO | Very-low-power-run While(1) loop in SRAM in compute operation mode— 8 MHz LIRC mode, 4 MHz core / 1 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 251 | 376.5 | μΑ | | | DD_VLPRCO | Very-low-power run While(1) loop in SRAM in compute operation mode:—2 MHz LIRC mode, 2 MHz core / 0.5 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 115 | 143.75 | μΑ | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current— 2 MHz | | 1.0 | | r'' | | Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|-------| | | clock disable, 2 MHz core / 0.5 MHz flash, V <sub>DD</sub> = 3.0 V<br>• at 25 °C | _ | 91 | 136.5 | μА | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current— 2 MHz LIRC mode, While(1) loop in flash all peripheral clock disable, 125 kHz core / 31.25 kHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 34 | 51 | μΑ | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current— 8 MHz LIRC mode, While(1) loop in flash all peripheral clock disable, 4 MHz core / 1 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 212 | 318 | μΑ | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current—8 MHz LIRC mode, While(1) loop in flash all peripheral clock enable, 4 MHz core / 1 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 302 | 392.6 | μΑ | | | I <sub>DD_WAIT</sub> | Wait mode current—core disabled, 48 MHz system/24 MHz bus, flash disabled (flash doze enabled), all peripheral clocks disabled, MCG_Lite under HIRC mode, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 1.81 | 2.12 | mA | | | I <sub>DD_WAIT</sub> | Wait mode current—core disabled, 24 MHz system/12 MHz bus, flash disabled (flash doze enabled), all peripheral clocks disabled, MCG_Lite under HIRC mode, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 1.27 | 1.46 | mA | | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current, core disabled, 4 MHz system/ 1 MHz bus and flash, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 156 | 193.2 | μA | | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current, core disabled, 2 MHz system/ 0.5 MHz bus and flash, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 63 | 100.8 | μА | | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current, core disabled, 125 kHz system/ 31.25 kHz bus and flash, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 32 | 48 | μА | | | I <sub>DD_PSTOP2</sub> | Partial Stop 2, core and system clock disabled, 12 MHz bus and flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 1.68 | 2.05 | mA | | | I <sub>DD_PSTOP2</sub> | Partial Stop 2, core and system clock disabled, flash doze enabled, 12 MHz bus, V <sub>DD</sub> = 3.0 V • at 25 °C | | | | | | Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------|----------------------------------------------------------|------|-------|--------|------|-------| | | | _ | 1.05 | 1.26 | mA | | | I <sub>DD_STOP</sub> | Stop mode current at 3.0 V | | | | | | | | at 25 °C and below | _ | 158.1 | 175.81 | | | | | • at 50 °C | _ | 171 | 180.24 | | | | | • at 85 °C | _ | 203.8 | 228.64 | μA | | | | • at 105 °C | _ | 251.7 | 300.06 | | | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at 3.0 V | | | | | | | | at 25 °C and below | _ | 2.34 | 3.80 | | | | | • at 50 °C | _ | 5.04 | 8.03 | | | | | • at 85 °C | _ | 20.48 | 31.97 | μA | | | | • at 105 °C | _ | 42.34 | 65.78 | | | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at 1.8 V | | | | | | | | at 25 °C and below | _ | 2.33 | 3.80 | | | | | • at 50 °C | _ | 4.95 | 7.94 | | | | | • at 85 °C | _ | 20.18 | 31.57 | μA | | | | • at 105 °C | _ | 41.93 | 65.17 | | | | I <sub>DD_LLS</sub> | Low-leakage stop mode current, all peripheral | | | | | | | | disable, at 3.0 V • at 25 °C and below | _ | 1.71 | 1.96 | μA | | | | • at 50 °C | _ | 2.59 | 3.30 | | | | | • at 70 °C | _ | 4.46 | 7.06 | | | | | • at 85 °C | _ | 7.55 | 10.15 | | | | | • at 105 °C | _ | 17.03 | 22.67 | | | | | | | | | | | | I <sub>DD_LLS</sub> | Low-leakage stop mode current with RTC current, at 3.0 V | | | | μA | 3 | | | • at 25 °C and below | _ | 2.27 | 2.52 | μΛ | | | | • at 50 °C | _ | 3.1 | 3.81 | | | | | • at 70 °C | _ | 4.99 | 7.59 | | | | | • at 85 °C | _ | 8.1 | 10.70 | | | | | • at 105 °C | _ | 17.32 | 22.96 | | | | I <sub>DD_LLS</sub> | Low-leakage stop mode current with RTC | | | | | 3 | | | current, at 1.8 V | _ | 2.1 | 2.35 | μA | | | | • at 25 °C and below | _ | 2.89 | 3.60 | | | | | • at 50 °C | _ | 4.65 | 7.25 | | | | | • at 70 °C | _ | 7.61 | 10.21 | | | | | • at 85 °C | _ | 16.38 | 22.02 | | | | | • at 105 °C | | | | | | Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------------------|------|-------|-------|------|-------| | I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current, all peripheral disable, at 3.0 V • at 25 °C and below | _ | 1.43 | 1.58 | μΑ | | | | • at 50 °C | _ | 2.06 | 2.52 | | | | | • at 70 °C | _ | 3.51 | 5.20 | | | | | • at 85 °C | _ | 5.91 | 7.60 | | | | | • at 105 °C | _ | 13.36 | 17.08 | | | | I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current with RTC current, at 3.0 V • at 25 °C and below | _ | 1.83 | 1.98 | μА | 3 | | | • at 50 °C | _ | 2.47 | 2.93 | | | | | • at 70 °C | _ | 3.96 | 5.65 | | | | | • at 85 °C | _ | 6.44 | 8.13 | | | | | • at 105 °C | _ | 13.84 | 17.56 | | | | I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current with RTC current, at 1.8 V | _ | 1.68 | 1.83 | μA | 3 | | | at 25 °C and below | _ | 2.27 | 2.73 | | | | | • at 50 °C | _ | 3.66 | 5.35 | | | | | • at 70 °C | _ | 5.97 | 7.66 | | | | | • at 85 °C | | 12.92 | 16.64 | | | | | • at 105 °C | | 12.32 | 10.04 | | | | I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current all peripheral disabled at 3.0 V • at 25 °C and below | _ | 0.84 | 1.06 | | | | | • at 50°C | _ | 1.19 | 1.33 | | | | | • at 70°C | _ | 2.03 | 2.62 | μΑ | | | | • at 85°C | _ | 3.54 | 4.13 | | | | | • at 105 °C | _ | 8.53 | 9.98 | | | | I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current RTC enabled at 3.0 V | | 1.00 | 1.40 | | 3 | | | at 25 °C and below | _ | 1.26 | 1.48 | | | | | • at 50°C | _ | 1.61 | 1.75 | _ | | | | • at 70°C | _ | 2.5 | 3.09 | μA | | | | • at 85°C | - | 4.07 | 4.66 | | | | | • at 105 °C | _ | 9 | 10.45 | | | | I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current RTC enabled at 1.8 V | | | | | 3 | | | • at 25 °C and below | - | 1.08 | 1.30 | | | | | | - | 1.42 | 1.56 | | | ### **Electrical characteristics** Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|--------------------------------------------------------|------|------|------|------|-------| | | • at 50°C | _ | 2.21 | 2.80 | μΑ | | | | • at 70°C | _ | 3.59 | 4.18 | | | | | • at 85°C | _ | 8.02 | 9.47 | | | | | • at 105 °C | | | | | | | I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current all | | | | | | | | peripheral disabled (SMC_STOPCTRL[PORPO] = 0) at 3.0 V | _ | 262 | 360 | | | | | at 25 °C and below | _ | 593 | 725 | | | | | • at 50 °C | _ | 1430 | 2014 | nA | | | | • at 70 °C | _ | 2930 | 3514 | | | | | • at 85 °C | | 7930 | 9895 | | | | | • at 105 °C | | | | | | | I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current all | | | | | 4 | | | peripheral disabled (SMC_STOPCTRL[PORPO] = 1) at 3 V | _ | 87 | 185 | | | | | • at 25 °C and below | _ | 417 | 549 | | | | | • at 50 °C | _ | 1230 | 1230 | nA | | | | • at 70 °C | _ | 2720 | 3304 | | | | | • at 85 °C | | 7780 | 9745 | | | | | • at 105 °C | | | | | | | | | | 1 | | | | - 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current. - 2. MCG\_Lite configured for HIRC mode. CoreMark benchmark compiled using IAR 7.10 with optimization level high, optimized for balanced. - 3. RTC uses external 32 kHz crystal as clock source, and the current includes ERCLK32K power consumption. - 4. No brownout Table 40. Low power mode peripheral adders — typical value | Symbol | Description | Temperature (°C) | | | | Unit | | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----|----|----|------|-----|----| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | I <sub>IRC8MHz</sub> | 8 MHz internal reference clock (IRC) adder. Measured by entering STOP or VLPS mode with 8 MHz IRC enabled, MCG_SC[FCRDIV]=000b, MCG_MC[LIRC_DIV2]=000b. | 77 | 77 | 77 | 77 | 77 | 77 | μА | | I <sub>IRC2MHz</sub> | 2 MHz internal reference clock (IRC) adder. Measured by entering STOP mode with the 2 MHz IRC enabled, MCG_SC[FCRDIV]=000b, MCG_MC[LIRC_DIV2]=000b. | 25 | 25 | 25 | 25 | 25 | 25 | μА | Table 40. Low power mode peripheral adders — typical value (continued) | Symbol | Description | | ٦ | Tempera | ature (°C | <b>;</b> ) | | Unit | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|-----------|------------|-----|------| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | EREFSTEN4MHz | [C: ] External 4 MHz crystal clock adder.<br>Measured by entering STOP or VLPS<br>mode with the crystal enabled. | 206 | 224 | 230 | 238 | 245 | 253 | μA | | <br> EREFSTEN32KHz | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN | | | | | | | | | | and EREFSTEN] bits. Measured by entering all modes with the crystal | 440 | 490 | 540 | 560 | 570 | 580 | | | | enabled. | 440 | 490 | 540 | 560 | 570 | 580 | | | | VLLS1 VLLS3 | 490 | 490 | 540 | 560 | 570 | 680 | | | | • LLS | 510 | 560 | 560 | 560 | 610 | 680 | | | | VLPS STOP | 510 | 560 | 560 | 560 | 610 | 680 | nA | | I <sub>LPTMR</sub> | LPTMR peripheral adder measured by placing the device in VLLS1 mode with LPTMR enabled using LPO. | 30 | 30 | 30 | 85 | 100 | 200 | | | I <sub>USBKPALV</sub> | IDD adder measured by placing the | | | | | | | nA | | | device in VLPS mode with USB connection kept alive. | _ | 1.353 | _ | _ | _ | _ | | | | | | | | | | | mA | | I <sub>CMP</sub> | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption. | 16 | 16 | 16 | 16 | 16 | 16 | μΑ | | Івтс | RTC peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the RTC_CR[OSCE] bit and the RTC ALARM set for 1 minute. Includes ERCLK32K (32 kHz external crystal) power consumption. | 430 | 500 | 500 | 530 | 530 | 760 | nA | | I <sub>UART</sub> | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption. | | | | | | | | Table 40. Low power mode peripheral adders — typical value (continued) | Symbol | Description | | | Tempera | ature (°C | <del>)</del> | | Unit | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|---------|-----------|--------------|-----|------| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | | IRC8M (8 MHz internal reference clock) IRC2M (2 MHz internal reference clock) | 31 | 31 | 31 | 31 | 31 | 31 | | | I <sub>TPM</sub> | TPM peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source configured for output compare generating 100 Hz clock signal. No load is placed on the I/O generating the clock signal. Includes selected clock source and I/O switching currents. • IRC8M (8 MHz internal reference clock) • IRC2M (2 MHz internal reference clock) | 130 | 130<br>40 | 130 | 130<br>40 | 130 | 130 | μА | | I <sub>BG</sub> | Bandgap adder when BGEN bit is set and device is placed in VLPx or VLLSx mode. | 45 | 45 | 45 | 45 | 45 | 45 | μА | | I <sub>ADC</sub> | ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | 320 | 320 | 320 | 320 | 320 | 320 | μА | ## 5.2.2.5.1 Diagram: Typical IDD\_RUN operating behavior The following data was measured under these conditions: - MCG-Lite in HIRC for run mode, and LIRC for VLPR mode - No GPIOs toggled - Code execution from flash - For the ALLOFF curve, all peripheral clocks are disabled except FTFA Figure 20. Run mode supply current vs. core frequency ### **Electrical characteristics** Figure 21. VLPR mode current vs. core frequency # 5.2.2.6 EMC performance Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components, and MCU software operation play a significant role in the EMC performance. The system designer can consult the following Freescale applications notes, available on freescale.com for advice and guidance specifically targeted at optimizing EMC performance. - AN2321: Designing for Board Level Electromagnetic Compatibility - AN1050: Designing for Electromagnetic Compatibility (EMC) with HCMOS Microcontrollers - AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers - AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications ### **Electrical characteristics** - AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems - KL-QRUG (Kinetis L-series Quick Reference). # 5.2.2.7 Capacitance attributes ## Table 41. Capacitance attributes | Symb | Description | Min. | Max. | Unit | |-----------------|-------------------|------|------|------| | C <sub>IN</sub> | Input capacitance | _ | 7 | pF | # 5.2.3 Switching specifications ### 5.2.3.1 Device clock specifications ### Table 42. Device clock specifications | Symbol | Description | Min. | Max. | Unit | |--------------------------|-------------------------------------------------------------------------------------------------|------|------|------| | | Normal run mode | | • | • | | f <sub>SYS</sub> | System and core clock | _ | 48 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 24 | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 24 | MHz | | f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20 | _ | MHz | | f <sub>LPTMR</sub> | LPTMR clock | _ | 24 | MHz | | | VLPR and VLPS modes <sup>1</sup> | | | • | | f <sub>SYS</sub> | System and core clock | _ | 4 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 1 | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 1 | MHz | | f <sub>LPTMR</sub> | LPTMR clock <sup>2</sup> | _ | 24 | MHz | | f <sub>ERCLK</sub> | External reference clock | _ | 16 | MHz | | f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _ | 16 | MHz | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | _ | 16 | MHz | | f <sub>TPM</sub> | TPM asynchronous clock | _ | 8 | MHz | | f <sub>UART0</sub> | UART0 asynchronous clock | _ | 8 | MHz | <sup>1.</sup> The frequency limitations in VLPR and VLPS modes here override any frequency specification listed in the timing specification for any other module. These same frequency limits apply to VLPS, whether VLPS was entered from RUN or from VLPR. 2. The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is an external pin. ## 5.2.3.2 General switching specifications These general-purpose specifications apply to all signals configured for GPIO and UART signals. Table 43. General switching specifications | Description | Min. | Max. | Unit | Notes | |-------------------------------------------------------------------------------------|------|------|---------------------|-------| | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock<br>cycles | 1 | | External RESET and NMI pin interrupt pulse width — Asynchronous path | 100 | _ | ns | 2 | | GPIO pin interrupt pulse width — Asynchronous path | 16 | _ | ns | 2 | | Port rise and fall time | _ | 36 | ns | 3 | - 1. The synchronous and asynchronous timing must be met. - 2. This is the shortest pulse that is guaranteed to be recognized. - 3. 75 pF load ## 5.2.4 Thermal specifications # 5.2.4.1 Thermal operating requirements Table 44. Thermal operating requirements | | Symbol | Description | Min. | Max. | Unit | Notes | |---|----------------|--------------------------|------|------|------|-------| | Ī | $T_J$ | Die junction temperature | -40 | 125 | °C | | | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | 1 | <sup>1.</sup> Maximum $T_A$ can be exceeded only if the user ensures that $T_J$ does not exceed the maximum. The simplest method to determine $T_J$ is: $T_J = T_A + R_{\theta JA} \times$ chip power dissipation. ### 5.2.4.2 Thermal attributes ### NOTE The 48 QFN and 64 MAPBGA packages for this product are not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. ### **Electrical characteristics** Table 45. Thermal attributes | Board type | Symbol | Description | 32 QFN | 36<br>XFBGA | 64 LQFP | Unit | Notes | |-------------------|------------------|-------------------------------------------------------------------------------------------------|--------|-------------|---------|------|-----------| | Single-layer (1S) | R <sub>0JA</sub> | Thermal resistance, junction to ambient (natural convection) | 101 | 81.5 | 71 | °C/W | 1, 2, 3 | | Four-layer (2s2p) | R <sub>0JA</sub> | Thermal resistance, junction to ambient (natural convection) | 33 | 54.7 | 53 | °C/W | 1, 2, 3,4 | | Single-layer (1S) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed) | 84 | 71.3 | 60 | °C/W | 1, 4, 5 | | Four-layer (2s2p) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed) | 28 | 50.0 | 47 | °C/W | 1, 4, 5 | | _ | R <sub>0JB</sub> | Thermal resistance, junction to board | 13 | 58.0 | 35 | °C/W | 6 | | _ | R <sub>eJC</sub> | Thermal resistance, junction to case | 1.7 | 45.3 | 21 | °C/W | 7 | | _ | $\Psi_{ m JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 3 | 1.2 | 5 | °C/W | 8 | | _ | $\Psi_{JB}$ | Thermal characterization parameter, junction to package bottom (natural convection) | - | 44.5 | - | °C/W | 9 | - 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - Per JEDEC JESD51-2 with natural convection for horizontally oriented board. Board meets JESD51-9 specification for 1s or 2s2p board, respectively. - 4. Per JEDEC JESD51-6 with the board horizontal. - 5. Per JEDEC JESD51-6 with forced convection for horizontally oriented board. Board meets JESD51-9 specification for 1s or 2s2p board, respectively. - 6. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 8. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. - Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB. # 5.3 Peripheral operating requirements and behaviors ### 5.3.1 Core modules ### 5.3.1.1 SWD electricals # Table 46. SWD full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | | J1 | SWD_CLK frequency of operation | | | | | | Serial wire debug | 0 | 25 | MHz | | J2 | SWD_CLK cycle period | 1/J1 | _ | ns | | J3 | SWD_CLK clock pulse width | | | | | | Serial wire debug | 20 | _ | ns | | J4 | SWD_CLK rise and fall times | _ | 3 | ns | | J9 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | J10 | SWD_DIO input data hold time after SWD_CLK rise | 0 | _ | ns | | J11 | SWD_CLK high to SWD_DIO data valid | | 32 | ns | | J12 | SWD_CLK high to SWD_DIO high-Z | 5 | | ns | Figure 22. Serial wire clock input timing Figure 23. Serial wire data timing # 5.3.2 System modules There are no specifications necessary for the device's system modules. # 5.3.3 Clock modules # 5.3.3.1 MCG-Lite specifications Table 47. IRC48M specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------------|-------------------------------------------------------------------------------------------------|------|-------|-------|----------------------|-------| | I <sub>DD48M</sub> | Supply current | _ | 400 | 500 | μA | | | f <sub>irc48m</sub> | Internal reference frequency | _ | 48 | _ | MHz | | | Δf <sub>irc48m_ol_lv</sub> | Open loop total deviation of IRC48M frequency at low voltage (VDD=1.71V-1.89V) over temperature | _ | ± 0.5 | ± 1.5 | %f <sub>irc48m</sub> | | | Δf <sub>irc48m_ol_hv</sub> | Open loop total deviation of IRC48M frequency at high voltage (VDD=1.89V-3.6V) over temperature | _ | ± 0.5 | ± 1.0 | %f <sub>irc48m</sub> | 1 | | Δf <sub>irc48m_cl</sub> | Closed loop total deviation of IRC48M frequency over voltage and temperature | _ | _ | ± 0.1 | %f <sub>host</sub> | 2 | | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|---------------------|------|------|------|------|-------| | J <sub>cyc_irc48m</sub> | Period Jitter (RMS) | _ | 35 | 150 | ps | | | t <sub>irc48mst</sub> | Startup time | | 2 | 3 | μs | 3 | - 1. The maximum value represents characterized results equivalent to the mean plus or minus three times the standard deviation (mean±3 sigma). - 2. Closed loop operation of the IRC48M is only feasible for USB device operation; it is not usable for USB host operation. It is enabled by configuring for USB Device, selecting IRC48M as USB clock source, and enabling the clock recover function (USB\_CLK\_RECOVER\_IRC\_CTRL[CLOCK\_RECOVER\_EN]=1, USB\_CLK\_RECOVER\_IRC\_EN[IRC\_EN]=1). - 3. IRC48M startup time is defined as the time between clock enablement and clock availability for system use. See reference manual for details. Table 48. IRC8M/2M specification | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------|------|------|------|-------------------|-------| | I <sub>DD_2M</sub> | Supply current in 2 MHz mode | _ | 14 | 17 | μA | _ | | I <sub>DD_8M</sub> | Supply current in 8 MHz mode | _ | 30 | 35 | μΑ | _ | | f <sub>IRC_2M</sub> | Output frequency | _ | 2 | _ | MHz | _ | | f <sub>IRC_8M</sub> | Output frequency | _ | 8 | _ | MHz | _ | | f <sub>IRC_T_2M</sub> | Output frequency range (trimmed) | _ | _ | ±3 | %f <sub>IRC</sub> | _ | | f <sub>IRC_T_8M</sub> | Output frequency range (trimmed) | _ | _ | ±3 | %f <sub>IRC</sub> | _ | | T <sub>su_2M</sub> | Startup time | _ | _ | 12.5 | μs | _ | | T <sub>su_8M</sub> | Startup time | _ | _ | 12.5 | μs | _ | ## 5.3.3.2 Oscillator electrical specifications # 5.3.3.2.1 Oscillator DC electrical specifications Table 49. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------|------|------|------|------|-------| | V <sub>DD</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μA | | | | • 16 MHz | _ | 950 | _ | μΑ | | | | • 24 MHz | _ | 1.2 | _ | mA | | | | • 32 MHz | _ | 1.5 | _ | mA | | | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | Table 49. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μA | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μA | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | C <sub>y</sub> | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | <sup>1.</sup> $V_{DD}$ =3.3 V, Temperature =25 °C <sup>2.</sup> See crystal or resonator manufacturer's recommendation C<sub>x</sub>,C<sub>y</sub> can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used. <sup>4.</sup> When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. <sup>5.</sup> The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices. # 5.3.3.2.2 Oscillator frequency specifications Table 50. Oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00) | 32 | _ | 40 | kHz | | | f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-frequency mode (low range) (MCG_C2[RANGE]=01) | 3 | _ | 8 | MHz | | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8 | _ | 32 | MHz | | | f <sub>ec_extal</sub> | Input clock frequency (external clock mode) | _ | _ | 48 | MHz | 1, 2 | | t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode) | 40 | 50 | 60 | % | | | t <sub>cst</sub> | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0) | _ | 750 | _ | ms | 3, 4 | | | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1) | _ | 250 | _ | ms | | | | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0) | _ | 0.6 | _ | ms | | | | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1) | _ | 1 | _ | ms | | - 1. Other frequency limits may apply when external clock is being used as a reference for the FLL - 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency. - 3. Proper PC board layout procedures must be followed to achieve specifications. - 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set. ## 5.3.4 Memories and memory interfaces ## 5.3.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. ## 5.3.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. ### Table 51. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | _ | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversall</sub> | Erase All high-voltage time | _ | 52 | 452 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. # 5.3.4.1.2 Flash timing specifications — commands Table 52. Flash command timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-----------------------------------------------|------|------|------|------|-------| | t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | _ | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 0.9 | ms | 1 | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 25 | μs | 1 | | t <sub>pgmonce</sub> | Program Once execution time | _ | 65 | _ | μs | _ | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 70 | 575 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | | t <sub>ersallu</sub> | Erase All Blocks Unsecure execution time | _ | 70 | 575 | ms | 2 | <sup>1.</sup> Assumes 25 MHz flash clock frequency. # 5.3.4.1.3 Flash high voltage current behaviors Table 53. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | # 5.3.4.1.4 Reliability specifications Table 54. NVM reliability specifications | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |--------|-------------|---------|-------------------|------|------|-------| | | Prograi | m Flash | | | | | <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. | Table 54. | <b>NVM</b> reliability | specifications | (continued) | ) | |-----------|------------------------|----------------|-------------|---| |-----------|------------------------|----------------|-------------|---| | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------------|----------------------------------------|------|-------------------|------|--------|-------| | t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5 | 50 | _ | years | _ | | t <sub>nvmretp1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | _ | | n <sub>nvmcycp</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. ## 5.3.5 Security and integrity modules There are no specifications necessary for the device's security and integrity modules. ## **5.3.6 Analog** ## 5.3.6.1 ADC electrical specifications Using differential inputs can achieve better system accuracy than using single-end inputs. 5.3.6.1.1 16-bit ADC operating conditions Table 55. 16-bit ADC operating conditions | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|-------------------------------------------|----------------------------------------------------------------|-------|-------------------|------------------|------|-------| | $V_{DDA}$ | Supply voltage | Absolute | 1.71 | _ | 3.6 | V | _ | | $\Delta V_{DDA}$ | Supply voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100 | 0 | +100 | mV | 2 | | $\Delta V_{SSA}$ | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100 | 0 | +100 | mV | 2 | | V <sub>ADIN</sub> | Input voltage | 16-bit differential mode | VREFL | _ | 31/32 ×<br>VREFH | V | _ | | | | All other modes | VREFL | _ | VREFH | | | | C <sub>ADIN</sub> | Input | 16-bit mode | _ | 8 | 10 | pF | _ | | | capacitance | 8-bit / 10-bit / 12-bit<br>modes | _ | 4 | 5 | | | | R <sub>ADIN</sub> | Input series resistance | | _ | 2 | 5 | kΩ | _ | | R <sub>AS</sub> | Analog source<br>resistance<br>(external) | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz | _ | _ | 5 | kΩ | 3 | <sup>2.</sup> Cycling endurance represents number of program/erase cycles at $-40 \,^{\circ}\text{C} \le T_i \le 125 \,^{\circ}\text{C}$ . # NXP Table 55. 16-bit ADC operating conditions (continued) | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|--------|-------------------|---------|------|-------| | f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 13-bit mode | 1.0 | _ | 18.0 | MHz | 4 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2.0 | _ | 12.0 | MHz | 4 | | C <sub>rate</sub> | ADC conversion rate | ≤ 13-bit modes No ADC hardware averaging Continuous conversions enabled, subsequent conversion time | 20.000 | _ | 818.330 | ksps | 5 | | C <sub>rate</sub> | ADC conversion rate | No ADC hardware averaging Continuous conversions enabled, subsequent conversion time | 37.037 | _ | 461.467 | ksps | 5 | - 1. Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 1.0 \text{ MHz}$ , unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. DC potential difference. - 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 $\Omega$ analog source resistance. The $R_{AS}/C_{AS}$ time constant should be kept to < 1 ns. - 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear. - 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool. Figure 24. ADC input impedance equivalency diagram ## 5.3.6.1.2 16-bit ADC electrical characteristics Table 56. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|---------------------------------|------------------------------------|------------|-------------------|-----------------|------------------|-------------------------------| | I <sub>DDA_ADC</sub> | Supply current | | 0.215 | _ | 1.7 | mA | 3 | | | ADC | • ADLPC = 1, ADHSC = 0 | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = | | | asynchronous clock source | • ADLPC = 1, ADHSC = 1 | 2.4 | 4.0 | 6.1 | MHz | 1/f <sub>ADACK</sub> | | f <sub>ADACK</sub> | olook oouroo | • ADLPC = 0, ADHSC = 0 | 3.0 | 5.2 | 7.3 | MHz | | | | | • ADLPC = 0, ADHSC = 1 | 4.4 | 6.2 | 9.5 | MHz | | | | Sample Time | See Reference Manual chapter for | sample tim | ies | | | | | TUE | Total | 12-bit modes | _ | ±2 | ±6.8 | LSB <sup>4</sup> | 5 | | | unadjusted<br>error | • <12-bit modes | _ | ±1.4 | ±2.1 | | | | DNL | Differential non- | 12-bit modes | _ | ±0.7 | -1.1 to | LSB <sup>4</sup> | 5 | | | linearity | <ul><li>&lt;12-bit modes</li></ul> | _ | ±0.2 | +1.9 | | | | | | | | | -0.3 to<br>0.5 | | | | INL | Integral non- | 12-bit modes | _ | ±0.9 | -2.7 to | LSB <sup>4</sup> | 5 | | | linearity | <12-bit modes | _ | ±0.4 | +1.9 | | | | | | | | | -0.7 to<br>+0.5 | | | | E <sub>FS</sub> | Full-scale error | 12-bit modes | _ | -4 | -5.4 | LSB <sup>4</sup> | V <sub>ADIN</sub> = | | | | <ul><li>&lt;12-bit modes</li></ul> | _ | -1.4 | -1.8 | | V <sub>DDA</sub> <sup>5</sup> | | EQ | Quantization | 16-bit modes | _ | -1 to 0 | _ | LSB <sup>4</sup> | | | | error | • ≤13-bit modes | _ | _ | ±0.5 | | | | ENOB | Effective | 16-bit differential mode | | | | | 6 | | | number of bits | • Avg = 32 | 12.8 | 14.5 | _ | bits | | | | | • Avg = 4 | 11.9 | 13.8 | _ | bits | | | | | 16-bit single-ended mode | | | | | | | | | • Avg = 32 | 12.2 | 13.9 | _ | bits | | | | | • Avg = 4 | 11.4 | 13.1 | _ | bits | | | SINAD | Signal-to-noise plus distortion | See ENOB | 6.02 | × ENOB + | 1.76 | dB | | | THD | Total harmonic | 16-bit differential mode | | | | | 7 | | | distortion | • Avg = 32 | _ | -94 | _ | dB | | | | | 16-bit single-ended mode | _ | -85 | _ | dB | | Table 56. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |---------------------|-----------------------------|-------------------------------------------------|------------------------|-------------------|------|-----------------------------------------|------------------------------------------------------------------------------| | | | • Avg = 32 | | | | | | | SFDR | Spurious free dynamic range | 16-bit differential mode • Avg = 32 | 82 | 95 | _ | dB | 7 | | | | 16-bit single-ended mode • Avg = 32 | 78 | 90 | _ | dB | | | E <sub>IL</sub> | Input leakage<br>error | | $I_{ln} \times R_{AS}$ | | mV | I <sub>In</sub> =<br>leakage<br>current | | | | | | | | | | (refer to<br>the MCU's<br>voltage<br>and<br>current<br>operating<br>ratings) | | | Temp sensor slope | Across the full temperature range of the device | 1.55 | 1.62 | 1.69 | mV/°C | 8 | | V <sub>TEMP25</sub> | Temp sensor voltage | 25 °C | 706 | 716 | 726 | mV | 8 | - 1. All accuracy numbers assume the ADC is calibrated with $V_{REFH} = V_{DDA}$ - 2. Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 2.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. - 3. The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed. - 4. $1 LSB = (V_{REFH} V_{REFL})/2^{N}$ - 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11) - 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz. - 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz. - 8. ADC conversion clock < 3 MHz Figure 25. Typical ENOB vs. ADC\_CLK for 16-bit differential mode Figure 26. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode ## 5.3.6.1.3 Voltage reference electrical specifications Table 57. VREF full-range operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |-----------|----------------|------|------|------|-------| | $V_{DDA}$ | Supply voltage | | 3.6 | ٧ | | Table 57. VREF full-range operating requirements (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |----------------|-------------------------|-------------------------------------------|------|------|-------| | T <sub>A</sub> | Temperature | Operating temperature range of the device | | °C | | | C <sub>L</sub> | Output load capacitance | 100 | | nF | 1, 2 | - 1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference. - 2. The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device. Table 58 is tested under the condition of setting VREF\_TRM[CHOPEN], VREF\_SC[REGEN] and VREF\_SC[ICOMPEN] bits to 1. Table 58. VREF full-range (-40 – 105°C) operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------| | V <sub>out</sub> | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V | 1 | | V <sub>out</sub> | Voltage reference output — factory trim | 1.1584 | _ | 1.2376 | V | 1 | | V <sub>out</sub> | Voltage reference output — user trim | 1.193 | _ | 1.197 | V | 1 | | V <sub>step</sub> | Voltage reference trim step | _ | 0.5 | _ | mV | 1 | | I <sub>bg</sub> | Bandgap only current | _ | _ | 80 | μΑ | 1 | | I <sub>hp</sub> | High-power buffer current | _ | _ | 1 | mA | 1 | | $\Delta V_{LOAD}$ | Load regulation | _ | 200 | _ | μV | 1, 2 | | T <sub>stup</sub> | Buffer startup time | _ | _ | 100 | μs | | | T <sub>chop_osc_st</sub> | annillator anablad | | _ | 35 | ms | _ | | V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range) | _ | 2 | _ | mV | 1 | - 1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register. - 2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load Table 59. VREF limited-range (0 – 50°C) operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------------|------|-------|------|-------| | V <sub>out</sub> | V <sub>out</sub> Voltage reference output with factory trim | | 1.225 | V | | # 5.3.6.2 CMP and 6-bit DAC electrical specifications Table 60. Comparator and 6-bit DAC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------|-----------------------|------|----------|------------------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | _ | _ | 200 | μA | | I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0) | _ | | 20 | μΑ | | V <sub>AIN</sub> | Analog input voltage | V <sub>SS</sub> - 0.3 | _ | $V_{DD}$ | V | | V <sub>AIO</sub> | Analog input offset voltage | _ | _ | 20 | mV | | V <sub>H</sub> | Analog comparator hysteresis <sup>1</sup> | | | | | | | • CR0[HYSTCTR] = 00 | _ | 5 | _ | mV | | | • CR0[HYSTCTR] = 01 | _ | 10 | _ | mV | | | • CR0[HYSTCTR] = 10 | _ | 20 | _ | mV | | | • CR0[HYSTCTR] = 11 | _ | 30 | _ | mV | | V <sub>CMPOh</sub> | Output high | V <sub>DD</sub> - 0.5 | _ | _ | V | | V <sub>CMPOI</sub> | Output low | _ | _ | 0.5 | V | | t <sub>DHS</sub> | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20 | 50 | 200 | ns | | t <sub>DLS</sub> | Propagation delay, low-speed mode (EN=1, PMODE=0) | 80 | 250 | 600 | ns | | | Analog comparator initialization delay <sup>2</sup> | _ | _ | 40 | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μA | | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | <sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.6 to $V_{DD}\!\!-\!\!0.6~V.$ <sup>2.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level. <sup>3.</sup> $1 LSB = V_{reference}/64$ Figure 27. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0) Figure 28. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1) ## 5.4 Timers See General switching specifications. ## 5.5 Communication interfaces ## 5.5.1 USB electrical specifications The USB electricals for the USB device module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit usb.org. ### **NOTE** The IRC48M meets the USB jitter specifications for certification in Device mode when the USB clock recovery mode is enabled. This device cannot support Host mode operation. ## 5.5.2 SPI switching specifications The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins. | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|--------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | twspsck | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 18 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 15 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | Table 61. SPI master mode timing on slew rate disabled pads Fall time output $t_{FO}$ Table 62. SPI master mode timing on slew rate enabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|--------------------|------------------------|---------------------------|-------------------------------|--------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>periph</sub> | 2048 x<br>t <sub>periph</sub> | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | <sup>1.</sup> For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). <sup>2.</sup> $t_{periph} = 1/f_{periph}$ | Table 62. | SPI master mode timing | on slew rate enabled | pads (continued) | |-----------|------------------------|----------------------|------------------| |-----------|------------------------|----------------------|------------------| | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|-----------------|--------------------------------|--------------------------|-------------------------------|------|------| | 5 | twspsck | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 96 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 52 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>Fl</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. $t_{periph} = 1/f_{periph}$ - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 29. SPI master mode timing (CPHA = 0) <sup>1.</sup>If configured as output Figure 30. SPI master mode timing (CPHA = 1) Table 63. SPI slave mode timing on slew rate disabled pads | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>periph</sub> /4 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>periph</sub> | _ | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>periph</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>periph</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 2.5 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 3.5 | _ | ns | _ | | 8 | ta | Slave access time | _ | t <sub>periph</sub> | ns | 3 | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>periph</sub> | ns | 4 | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 31 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | <sup>1.</sup> For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). <sup>2.</sup> LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. <sup>2.</sup> $t_{periph} = 1/f_{periph}$ <sup>3.</sup> Time to data active from high-impedance state <sup>4.</sup> Hold time to high-impedance state | Table 64. | SPI slave m | node timing o | n slew rate | enabled pads | |-----------|-------------|---------------|-------------|--------------| |-----------|-------------|---------------|-------------|--------------| | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------| | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>periph</sub> /4 | Hz | 1 | | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>periph</sub> | _ | ns | 2 | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>periph</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>periph</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 2 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 7 | _ | ns | _ | | 8 | ta | Slave access time | _ | t <sub>periph</sub> | ns | 3 | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>periph</sub> | ns | 4 | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 122 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. t<sub>periph</sub> = 1/f<sub>periph</sub> 3. Time to data active from high-impedance state - 4. Hold time to high-impedance state Figure 31. SPI slave mode timing (CPHA = 0) Figure 32. SPI slave mode timing (CPHA = 1) # 5.5.3 Inter-Integrated Circuit Interface (I2C) timing Table 65. I2C timing | Characteristic | Symbol | Standa | rd Mode | Fast | Unit | | |----------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|-----| | | | Minimum | Maximum | Minimum | Maximum | | | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 100 | 0 | 400 <sup>1</sup> | kHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4 | _ | 0.6 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | 1.25 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4 | _ | 0.6 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 4.7 | _ | 0.6 | _ | μs | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD</sub> ; DAT | 0 <sup>2</sup> | 3.45 <sup>3</sup> | 04 | 0.9 <sup>2</sup> | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 250 <sup>5</sup> | _ | 100 <sup>3</sup> , <sup>6</sup> | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | _ | 1000 | 20 +0.1C <sub>b</sub> <sup>7</sup> | 300 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | _ | 300 | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 4 | _ | 0.6 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | 0 | 50 | ns | <sup>1.</sup> The maximum SCL Clock Frequency in Fast mode with maximum bus loading can be achieved only when using the high drive pins across the full voltage range and when using the normal drive pins and VDD ≥ 2.7 V. - The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines. - 3. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal. - 4. Input signal Slew = 10 ns and Output Load = 50 pF - 5. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty. - 6. A Fast mode $I^2C$ bus device can be used in a Standard mode $I^2C$ bus system, but the requirement $t_{SU; DAT} \ge 250$ ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line $t_{rmax} + t_{SU; DAT} = 1000 + 250 = 1250$ ns (according to the Standard mode $I^2C$ bus specification) before the SCL line is released. - 7. $C_b = \text{total capacitance of the one bus line in pF}$ . To achieve 1MHz I2C clock rates, consider the following recommendations: - To counter the effects of clock stretching, the I2C baud Rate select bits can be configured for faster than desired baud rate. - Use high drive pad and DSE bit should be set in PORTx\_PCRn register. - Minimize loading on the I2C SDA and SCL pins to ensure fastest rise times for the SCL line to avoid clock stretching. - Use smaller pull up resistors on SDA and SCL to reduce the RC time constant. | Characteristic | Symbol | Minimum | Maximum | Unit | |----------------------------------------------------------------------------------------------|-----------------------|------------------------------------|----------------|------| | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 1 <sup>1</sup> | MHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 0.5 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 0.26 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 0.26 | _ | μs | | Data hold time for I <sub>2</sub> C bus devices | t <sub>HD</sub> ; DAT | 0 | _ | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 50 | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | 20 +0.1C <sub>b</sub> | 120 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | 20 +0.1C <sub>b</sub> <sup>2</sup> | 120 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 0.26 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 0.5 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | 0 | 50 | ns | Table 66. I <sup>2</sup>C 1Mbit/s timing - 1. The maximum SCL clock frequency of 1 Mbit/s can support maximum bus loading when using the high drive pins across the full voltage range. - 2. $C_b$ = total capacitance of the one bus line in pF. #### **Design considerations** Figure 33. Timing definition for devices on the I<sup>2</sup>C bus ### 5.5.4 **UART** See General switching specifications. ## 6 Design considerations ## 6.1 Hardware design considerations This device contains protective circuitry to guard against damage due to high static voltage or electric fields. However, take normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. ## 6.1.1 Printed circuit board recommendations - Place connectors or cables on one edge of the board and do not place digital circuits between connectors. - Drivers and filters for I/O functions must be placed as close to the connectors as possible. Connect TVS devices at the connector to a good ground. Connect filter capacitors at the connector to a good ground. - Physically isolate analog circuits from digital circuits if possible. - Place input filter capacitors as close to the MCU as possible. - For best EMC performance, route signals as transmission lines; use a ground plane directly under LQFP packages; and solder the exposed pad (EP) to ground directly under QFN packages. ## 6.1.2 Power delivery system Consider the following items in the power delivery system: - Use a plane for ground. - Use a plane for MCU VDD supply if possible. - Always route ground first, as a plane or continuous surface, and never as sequential segments. - Route power next, as a plane or traces that are parallel to ground traces. - Place bulk capacitance, 10 µF or more, at the entrance of the power plane. - Place bypass capacitors for MCU power domain as close as possible to each VDD/VSS pair, including VDDA/VSSA and VREFH/VREFL. - The minimum bypass requirement is to place 0.1 µF capacitors positioned as near as possible to the package supply pins. - The USB\_VDD voltage range is 3.0 V to 3.6 V. It is recommended to include a filter circuit with one bulk capacitor (no less than 2.2 $\mu$ F) and one 0.1 $\mu$ F capacitor at the USB\_VDD pin to improve USB performance. - Take special care to minimize noise levels on the VREFH/VREFL inputs. An option is to use the internal reference voltage (output 1.2 V typically) as the ADC reference. ### NOTE The internal reference voltage output (VREFO) is bonded to the VREFH pin on some packages and to PTE30 on other packages. When the VREFO output is used, a 0.1 µF capacitor is required as a filter. Do not connect any other supply voltage to the pin that has VREFO activated. ## 6.1.3 Analog design Each ADC input must have an RC filter as shown in the following figure. The maximum value of R must be RAS max if fast sampling and high resolution are required. The value of C must be chosen to ensure that the RC time constant is very small compared to the sample period. Figure 34. RC circuit for ADC input #### **Design considerations** High voltage measurement circuits require voltage division, current limiting, and overvoltage protection as shown the following figure. The voltage divider formed by R1 – R4 must yield a voltage less than or equal to VREFH. The current must be limited to less than the injection current limit. Since the ADC pins do not have diodes to VDD, external clamp diodes must be included to protect against transient over-voltages. Figure 35. High voltage measurement with an ADC input ## 6.1.4 Digital design Ensure that all I/O pins cannot get pulled above VDD (Max I/O is VDD+0.3V). ### **CAUTION** Do not provide power to I/O pins prior to VDD, especially the RESET\_b pin. ## • RESET\_b pin The RESET\_b pin is an open-drain I/O pin that has an internal pullup resistor. An external RC circuit is recommended to filter noise as shown in the following figure. The resistor value must be in the range of 4.7 k $\Omega$ to 10 k $\Omega$ ; the recommended capacitance value is 0.1 $\mu$ F. The RESET\_b pin also has a selectable digital filter to reject spurious noise. Figure 36. Reset circuit When an external supervisor chip is connected to the RESET\_b pin, a series resistor must be used to avoid damaging the supervisor chip or the RESET\_b pin, as shown in the following figure. The series resistor value (RS below) must be in the range of $100~\Omega$ to $1~k\Omega$ depending on the external reset chip drive strength. The supervisor chip must have an active high, open-drain output. Figure 37. Reset signal connection to external reset chip ## • NMI pin Do not add a pull-down resistor or capacitor on the NMI\_b pin, because a low level on this pin will trigger non-maskable interrupt. When this pin is enabled as the NMI function, an external pull-up resistor (10 k $\Omega$ ) as shown in the following figure is recommended for robustness. If the NMI\_b pin is used as an I/O pin, the non-maskable interrupt handler is required to disable the NMI function by remapping to another function. The NMI function is disabled by programming the FOPT[NMI\_DIS] bit to zero. #### **Design considerations** Figure 38. NMI pin biasing ## Debug interface This MCU uses the standard ARM SWD interface protocol as shown in the following figure. While pull-up or pull-down resistors are not required (SWD\_DIO has an internal pull-up and SWD\_CLK has an internal pull-down), external $10 \text{ k}\Omega$ pull resistors are recommended for system robustness. The RESET\_b pin recommendations mentioned above must also be considered. Figure 39. SWD debug interface • Low leakage stop mode wakeup Select low leakage wakeup pins (LLWU\_Px) to wake the MCU from one of the low leakage stop modes (LLS/VLLSx). See KL27 Signal Multiplexing and Pin Assignments for pin selection. • Unused pin Unused GPIO pins must be left floating (no electrical connections) with the MUX field of the pin's PORTx\_PCRn register equal to 0:0:0. This disables the digital input path to the MCU. If the USB module is not used, leave the USB data pins (USB0\_DP, USB0\_DM) floating. Connect USB\_VDD to ground through a $10 \text{ k}\Omega$ resistor if the USB module is not used. ## 6.1.5 Crystal oscillator When using an external crystal or ceramic resonator as the frequency reference for the MCU clock system, refer to the following table and diagrams. The feedback resistor, RF, is incorporated internally with the low power oscillators. An external feedback is required when using high gain (HGO=1) mode. The series resistor, RS, is required in high gain (HGO=1) mode when the crystal or resonator frequency is below 2MHz. Otherwise, the low power oscillator (HGO=0) must not have any series resistance; and the high frequency, high gain oscillator with a frequency above 2MHz does not require any series resistance. Internal load capacitors (Cx, Cy) are provided in the low frequency (32.786kHz) mode. Use the SCxP bits in the OSC0\_CR register to adjust the load capacitance for the crystal. Typically, values of 10pf to 16pF are sufficient for 32.768kHz crystals that have a 12.5pF CL specification. The internal load capacitor selection must not be used for high frequency crystals and resonators. Table 67. External crystal/resonator connections | Oscillator mode | Oscillator mode | |--------------------------------------|----------------------| | Low frequency (32.768kHz), low power | Diagram 1 | | Low frequency (32.768kHz), high gain | Diagram 2, Diagram 4 | | High frequency (1-32MHz), low power | Diagram 3 | | High frequency (1-32MHz), high gain | Diagram 4 | Figure 40. Crystal connection – Diagram 1 Figure 41. Crystal connection - Diagram 2 Figure 42. Crystal connection – Diagram 3 Figure 43. Crystal connection - Diagram 4 ## 6.2 Software considerations All Kinetis MCUs are supported by comprehensive Freescale and third-party hardware and software enablement solutions, which can reduce development costs and time to market. Featured software and tools are listed below. Visit <a href="http://www.freescale.com/kinetis/sw">http://www.freescale.com/kinetis/sw</a> for more information and supporting collateral. Evaluation and Prototyping Hardware - Freescale Freedom Development Platform: http://www.freescale.com/freedom - Tower System Development Platform: http://www.freescale.com/tower ### IDEs for Kinetis MCUs - Kinetis Design Studio IDE: http://www.freescale.com/kds - Partner IDEs: http://www.freescale.com/kide ## **Development Tools** - PEG Graphics Software: http://www.freescale.com/peg - Processor Expert Software and Embedded Components: http://www.freescale.com/processorexpert) #### Run-time Software - Kinetis SDK: http://www.freescale.com/ksdk - Kinetis Bootloader: http://www.freescale.com/kboot - ARM mbed Development Platform: http://www.freescale.com/mbed - MQX RTOS: http://www.freescale.com/mqx For all other partner-developed software and tools, visit http://www.freescale.com/partners. ## 7 Part identification ## 7.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ## 7.2 Format Part numbers for this device have the following format: Q KL## A FFF R T PP CC N ## 7.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): Table 68. Part number fields description | Field | Description | Values | |-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Q | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> | | KL## | Kinetis family | • KL27 | | Α | Key attribute | • Z = Cortex-M0+ | | FFF | Program flash memory size | • 32 = 32 KB<br>• 64 = 64 KB | | R | Silicon revision | <ul><li>(Blank) = Main</li><li>A = Revision after main</li></ul> | | Т | Temperature range (°C) | • V = -40 to 105 | | PP | Package identifier | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)<sup>1</sup></li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)<sup>1</sup></li> <li>DA = 36 XFBGA (3.5 mm x 3.5 mm)</li> </ul> | | CC | Maximum CPU frequency (MHz) | • 4 = 48 MHz | | N | Packaging type | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul> | <sup>1.</sup> This package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. ## 7.4 Example This is an example part number: MKL27Z32VLH4 # 8 Revision history The following table provides a revision history for this document. Table 69. Revision history | | Rev. No. | Date | Substantial Changes | |---|----------|-------------|------------------------| | Ī | 4 | 28 January/ | Initial public release | | | | 2015 | | # Table 69. Revision history (continued) | Rev. No. | Date | Substantial Changes | |----------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated the features and completed the ordering information.</li> <li>Updated Table 9 - Power consumption operating behaviors with Max. values.</li> <li>Added a note before Table 9.</li> <li>Updated Table 17 - IRC48M specifications.</li> <li>Updated Table 28. VREF full-range (-40 – 105 °C) operating behaviors with Min., Max., and Typical values.</li> <li>Added section 5.1 - USB electrical specifications.</li> <li>Added Table 36 - I<sup>2</sup>C 1Mbit/s timing.</li> </ul> | | 4.1 | 2 February/<br>2015 | <ul> <li>Moved the ordering information out of the front page to be a separate chapter.</li> <li>Added Module signal description table and Package dimension sections.</li> </ul> | | 5 | 21 April/2015 | <ul> <li>32-pin QFN package is now standard part, added Marking information and thermal attributes of this package</li> <li>Added Overview chapter</li> <li>Added Memory map chapter</li> <li>Added Pin properties</li> <li>Added a note to the t<sub>rd1all</sub> in Flash timing specifications — commands</li> <li>Added a note to the Maximum of f<sub>SCL</sub> in the fast mode in Inter-Integrated Circuit Interface (I2C) timing</li> <li>Added a footnote to the Δfirc48m_ol_hv in MCG-Lite specifications</li> <li>Added Design considerations chapter</li> </ul> | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale, Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. ©2014-2015 Freescale Semiconductor, Inc. ■ BAB Document Number KL27P64M48SF2 Revision 5, 04/2015