# 20 V, 200 mA, Low Noise, CMOS LDO Linear Regulator Data Sheet ADP7118 #### **FEATURES** Low noise: 11 $\mu$ V rms independent of fixed output voltage PSRR of 88 dB at 10 kHz, 68 dB at 100 kHz, 50 dB at 1 MHz, $V_{OUT} \le 5 V$ , $V_{IN} = 7 V$ Input voltage range: 2.7 V to 20 V Maximum output current: 200 mA Initial accuracy: ±0.8% Accuracy over line, load, and temperature $\pm 1.1\%$ , T<sub>J</sub> = -40°C to +85°C $\pm 1.8\%$ , T<sub>J</sub> = -40°C to +125°C Low dropout voltage: 200 mV (typical) at a 200 mA load, $V_{OUT} = 5 V$ User programmable soft start (LFCSP and SOIC only) Low quiescent current, $I_{GND} = 50 \mu A$ (typical) with no load Low shutdown current: 1.8 $\mu A$ at $V_{IN} = 5 \text{ V}$ , 3.0 $\mu A$ at $V_{IN} = 20 \text{ V}$ Stable with a small 2.2 $\mu F$ ceramic output capacitor Fixed output voltage options: 1.8 V, 2.5 V, 3.3 V, 4.5 V, and 5.0 V 16 standard voltages between 1.2 V and 5.0 V are available Adjustable output from 1.2 V to $V_{IN}$ – $V_{DO}$ , output can be adjusted above initial set point **Precision enable** 2 mm × 2 mm, 6-lead LFCSP, 8-Lead SOIC, 5-Lead TSOT #### **APPLICATIONS** Regulation to noise sensitive applications ADC and DAC circuits, precision amplifiers, power for VCO $V_{\text{TUNE}}$ control Communications and infrastructure Medical and healthcare Industrial and instrumentation Supported by ADIsimPower tool #### **GENERAL DESCRIPTION** The ADP7118 is a CMOS, low dropout (LDO) linear regulator that operates from 2.7 V to 20 V and provides up to 200 mA of output current. This high input voltage LDO is ideal for the regulation of high performance analog and mixed-signal circuits operating from 20 V down to 1.2 V rails. Using an advanced proprietary architecture, the device provides high power supply rejection, low noise, and achieves excellent line and load transient response with a small 2.2 $\mu F$ ceramic output capacitor. The ADP7118 regulator output noise is 11 $\mu V$ rms independent of the output voltage for the fixed options of 5 V or less. The ADP7118 is available in 16 fixed output voltage options. The following voltages are available from stock: 1.2 V (adjustable), 1.8 V, 2.5 V, 3.3 V, 4.5 V, and 5.0 V. #### Rev. C Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### TYPICAL APPLICATION CIRCUITS Figure 1. ADP7118 with Fixed Output Voltage, 5 V Figure 2. ADP7118 with 5 V Output Adjusted to 6 V Additional voltages available by special order are 1.5 V, 1.85 V, 2.0 V, 2.2 V, 2.75 V, 2.8 V, 2.85 V, 3.8 V, 4.2 V, and 4.6 V. Each fixed output voltage can be adjusted above the initial set point with an external feedback divider. This allows the ADP7118 to provide an output voltage from 1.2 V to $V_{\rm IN}$ – $V_{\rm DO}$ with high PSRR and low noise. User programmable soft start with an external capacitor is available in the LFCSP and SOIC packages. The ADP7118 is available in a 6-lead, $2 \text{ mm} \times 2 \text{ mm}$ LFCSP making it not only a very compact solution, but it also provides excellent thermal performance for applications requiring up to 200 mA of output current in a small, low profile footprint. The ADP7118 is also available in a 5-lead TSOT and an 8-lead SOIC. ## ADP7118\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 ## COMPARABLE PARTS 🖳 View a parametric search of comparable parts. ## **EVALUATION KITS** - · AD7761 Evaluation Board - · AD7768 Evaluation Board - · AD7768-4 Evaluation Board - · ADA8282 Evaluation Board - ADP7118/ADP7142 Evaluation Board ## **DOCUMENTATION** $\Box$ ## **Application Notes** AN-1316: Generating Multiple Isolated Bias Rails for IGBT Motor Drives with Flyback, SEPIC, and Ćuk Combination #### **Data Sheet** ADP7118: 20 V, 200 mA, Low Noise, CMOS LDO Linear Regulator Data Sheet #### **User Guides** UG-616: Evaluating the ADP7118/ADP7142 20 V/40 V, 200 mA, Low Noise, CMOS LDOS ## **TOOLS AND SIMULATIONS** - ADI Linear Regulator Design Tool and Parametric Search - ADIsimPower™ Voltage Regulator Design Tool ## REFERENCE DESIGNS 🖵 - CN0391 - CN0398 ## REFERENCE MATERIALS 🖵 #### Press • Integrated Analog Front-end Simplifies Sensor Interfaces #### **Solutions Bulletins & Brochures** • Ultralow Noise, High Rejection Low Dropout Regulators ## DESIGN RESOURCES 4 - ADP7118 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints ## **DISCUSSIONS** View all ADP7118 EngineerZone Discussions. ## SAMPLE AND BUY Visit the product page to see pricing options. ## **TECHNICAL SUPPORT** Submit a technical question or find your regional support number. ## **DOCUMENT FEEDBACK** Submit feedback for this data sheet. # **TABLE OF CONTENTS** 9/2014—Revision 0: Initial Version | Features1 | |---------------------------------------------------------------| | Applications1 | | Typical Application Circuits1 | | General Description1 | | Revision History2 | | Specifications3 | | Input and Output Capacitance, Recommended Specifications 4 | | Absolute Maximum Ratings5 | | Thermal Data5 | | Thermal Resistance5 | | ESD Caution5 | | Pin Configurations and Function Descriptions | | Typical Performance Characteristics | | Theory of Operation | | REVISION HISTORY | | 11/2016—Rev. B to Rev. C | | Changes to Features Section and General Description Section 1 | | Changes to Ordering Guide | | 7/2016—Rev. A to Rev. B | | Change to Table 56 | | Change to Figure 4213 | | Changes to Programmable Precision Enable Section and Soft | | Start Section15 | | Added Effect of Noise Reduction on Start-Up Time Section 16 | | 12/2014—Rev. 0 to Rev. A | | Changes to Figure 36 to Figure 4112 | | Changes to Figure 4414 | | Applications Information | 14 | |---------------------------------------------------|----| | ADIsimPower Design Tool | 14 | | Capacitor Selection | 14 | | Programable Precision Enable | 15 | | Soft Start | 15 | | Noise Reduction of the ADP7118 in Adjustable Mode | 16 | | Effect of Noise Reduction on Start-Up Time | 16 | | Current-Limit and Thermal Overload Protection | 17 | | Thermal Considerations | 17 | | Printed Circuit Board Layout Considerations | 20 | | Outline Dimensions | 22 | | Ordaring Guida | 23 | ## **SPECIFICATIONS** $V_{\rm IN} = V_{\rm OUT} + 1~V~or~2.7~V$ , whichever is greater, $V_{\rm OUT} = 5~V$ , $EN = V_{\rm IN}$ , $I_{\rm OUT} = 10~mA$ , $C_{\rm IN} = C_{\rm OUT} = 2.2~\mu F$ , $C_{SS} = 0~pF$ , $T_A = 25^{\circ}C$ for typical specifications, $T_J = -40^{\circ}C$ to $+125^{\circ}C$ for minimum/maximum specifications, unless otherwise noted. Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------|--------|-------|--------|--------| | INPUT VOLTAGE RANGE | V <sub>IN</sub> | | 2.7 | | 20 | V | | OPERATING SUPPLY CURRENT | I <sub>GND</sub> | $I_{OUT} = 0 \mu A$ | | 50 | 140 | μΑ | | | | I <sub>OUT</sub> = 10 mA | | 80 | 190 | μΑ | | | | I <sub>OUT</sub> = 200 mA | | 180 | 320 | μΑ | | SHUTDOWN CURRENT | I <sub>GND-SD</sub> | EN = GND | | 1.8 | | μΑ | | | | $EN = GND, V_{IN} = 20 V$ | | 3.0 | | μΑ | | | | EN = GND | | | 10 | μΑ | | OUTPUT VOLTAGE ACCURACY | | | | | | | | Output Voltage Accuracy | V <sub>OUT</sub> | $I_{OUT} = 10 \text{ mA}, T_J = 25^{\circ}\text{C}$ | -0.8 | | +0.8 | % | | | | 100 μA < $I_{OUT}$ < 200 mA, $V_{IN}$ = ( $V_{OUT}$ + 1 V) to 20 V, $T_J$ = -40°C to +85°C | -1.2 | | +1.5 | % | | | | $100 \mu A < I_{OUT} < 200 \text{ mA}, V_{IN} = (V_{OUT} + 1 \text{ V}) \text{ to } 20 \text{ V}$ | -1.8 | | +1.8 | % | | LINE REGULATION | $\Delta V_{OUT}/\Delta V_{IN}$ | $V_{IN} = (V_{OUT} + 1 \text{ V}) \text{ to } 20 \text{ V}$ | -0.015 | | +0.015 | %/V | | LOAD REGULATION <sup>1</sup> | ΔV <sub>OUT</sub> /ΔI <sub>OUT</sub> | I <sub>OUT</sub> = 100 μA to 200 mA | | 0.002 | 0.004 | %/mA | | SENSE INPUT BIAS CURRENT | SENSE <sub>I-BIAS</sub> | $100 \mu A < I_{OUT} < 200 \text{ mA V}_{IN} = (V_{OUT} + 1 \text{ V}) \text{ to } 20 \text{ V}$ | | 10 | 1000 | nA | | DROPOUT VOLTAGE <sup>2</sup> | V <sub>DROPOUT</sub> | Ι <sub>ΟυΤ</sub> = 10 mA | | 30 | 60 | mV | | | | I <sub>OUT</sub> = 200 mA | | 200 | 420 | mV | | START-UP TIME <sup>3</sup> | tstart-up | V <sub>ОUТ</sub> = 5 V | | 380 | | μs | | SOFT START SOURCE CURRENT | SS <sub>I-SOURCE</sub> | SS = GND | | 1.15 | | μΑ | | CURRENT-LIMIT THRESHOLD <sup>4</sup> | I <sub>LIMIT</sub> | | 250 | 360 | 460 | mA | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Threshold | TS <sub>SD</sub> | T <sub>J</sub> rising | | 150 | | °C | | Thermal Shutdown Hysteresis | TS <sub>SD-HYS</sub> | _ | | 15 | | °C | | UNDERVOLTAGE THRESHOLDS | | | | | | | | Input Voltage Rising | UVLO <sub>RISE</sub> | | | | 2.69 | V | | Input Voltage Falling | UVLOFALL | | 2.2 | | | V | | Hysteresis | UVLO <sub>HYS</sub> | | | 230 | | mV | | PRECISION EN INPUT | | $2.7 \text{ V} \leq \text{V}_{\text{IN}} \leq 20 \text{ V}$ | | | | | | Logic High | EN <sub>HIGH</sub> | | 1.15 | 1.22 | 1.30 | V | | Logic Low | EN <sub>LOW</sub> | | 1.06 | 1.12 | 1.18 | V | | Logic Hysteresis | EN <sub>HYS</sub> | | | 100 | | mV | | Leakage Current | I <sub>EN-LKG</sub> | $EN = V_{IN}$ or GND | | 0.04 | 1 | μΑ | | Delay Time | t <sub>EN-DLY</sub> | From EN rising from 0 V to $V_{IN}$ to 0.1 $\times$ $V_{OUT}$ | | 80 | | μs | | OUTPUT NOISE | OUT <sub>NOISE</sub> | 10 Hz to 100 kHz, all output voltage options | | 11 | | μV rms | | POWER SUPPLY REJECTION RATIO | PSRR | 1 MHz, V <sub>IN</sub> = 7 V, V <sub>OUT</sub> = 5 V | | 50 | | dB | | | | 100 kHz, V <sub>IN</sub> = 7 V, V <sub>OUT</sub> = 5 V | | 68 | | dB | | | | 10 kHz, $V_{IN} = 7 \text{ V}$ , $V_{OUT} = 5 \text{ V}$ | | 88 | | dB | <sup>&</sup>lt;sup>1</sup> Based on an endpoint calculation using 100 μA and 200 mA loads. See Figure 7 for typical load regulation performance for loads less than 1 mA. <sup>&</sup>lt;sup>2</sup> Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. Dropout applies only for output voltages above 2.7 V. <sup>&</sup>lt;sup>3</sup> Start-up time is defined as the time between the rising edge of EN to OUT being at 90% of the nominal value. <sup>&</sup>lt;sup>4</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 5.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 5.0 V or 4.5 V. ## INPUT AND OUTPUT CAPACITANCE, RECOMMENDED SPECIFICATIONS Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------------|------------------|------------------------------------------------------|-------|-----|-----|------| | INPUT AND OUTPUT CAPACITANCE | | | | | | | | Minimum Capacitance <sup>1</sup> | C <sub>MIN</sub> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1.5 | | | μF | | Capacitor Effective Series Resistance (ESR) | Resr | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.001 | | 0.3 | Ω | $<sup>^{1}</sup>$ The minimum input and output capacitance must be greater than 1.5 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, while Y5V and Z5U capacitors are not recommended for use with any LDO. ## ABSOLUTE MAXIMUM RATINGS Table 3. | Parameter | Rating | |-------------------------------------------------|----------------------------------------------| | VIN to GND | -0.3 V to +24 V | | VOUT to GND | -0.3 V to VIN | | EN to GND | -0.3 V to +24 V | | SENSE/ADJ to GND | -0.3 V to +6 V | | SS to GND | -0.3 V to VIN or +6 V<br>(whichever is less) | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature (T <sub>J</sub> ) | 150°C | | Operating Ambient Temperature (T <sub>A</sub> ) | -40°C to +125°C | | Range | | | Soldering Conditions | JEDEC J-STD-020 | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **THERMAL DATA** Absolute maximum ratings apply individually only, not in combination. The ADP7118 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that $T_J$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated. In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature of the device is dependent on the ambient temperature, the power dissipation ( $P_D$ ) of the device, and the junction-to-ambient thermal resistance of the package ( $\theta_{IA}$ ). Maximum T<sub>I</sub> is calculated from the T<sub>A</sub> and P<sub>D</sub> using the formula $$T_I = T_A + (P_D \times \theta_{IA}) \tag{1}$$ $\theta_{JA}$ of the package is based on modeling and calculation using a 4-layer board. The $\theta_{JA}$ is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{JA}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{JA}$ are based on a 4-layer, 4 inches $\times$ 3 inches circuit board. See JESD51-7 and JESD51-9 for detailed information on the board construction. $\Psi_{JB}$ is the junction-to-board thermal characterization parameter with units of °C/W. The $\Psi_{JB}$ of the package is based on modeling and calculation using a 4-layer board. The JESD51-12, *Guidelines for Reporting and Using Electronic Package Thermal Information*, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{JB}$ measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance ( $\theta_{JB}$ ). Therefore, $\Psi_{JB}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{JB}$ more useful in real-world applications. Maximum $T_J$ is calculated from the board temperature ( $T_B$ ) and $P_D$ using the formula $$T_J = T_B + (P_D \times \Psi_{JB}) \tag{2}$$ See JESD51-8 and JESD51-12 for more detailed information about $\Psi_{IB}$ . #### THERMAL RESISTANCE $\theta_{JA}$ , $\theta_{JC}$ , and $\Psi_{JB}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. **Table 4. Thermal Resistance** | Package Type | θ <sub>JA</sub> | θ <sub>JC</sub> | $\Psi_{JB}$ | Unit | |--------------|-----------------|------------------|-------------|------| | 6-Lead LFCSP | 72.1 | 42.3 | 47.1 | °C/W | | 8-Lead SOIC | 52.7 | 41.5 | 32.7 | °C/W | | 5-Lead TSOT | 170 | N/A <sup>1</sup> | 43 | °C/W | <sup>&</sup>lt;sup>1</sup> N/A means not applicable. ## **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS **Table 5. Pin Function Descriptions** | | Pin No. | | | | |--------------|-------------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-Lead LFCSP | 8-Lead SOIC | 5-Lead TSOT | Mnemonic | Description | | 1 | 1, 2 | 5 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a 2.2 μF or greater capacitor. | | 2 | 3 | 4 | SENSE/ADJ | Sense Input (SENSE). Connect to load. An external resistor divider may also set the output voltage higher than the fixed output voltage (ADJ). | | 3 | 4 | 2 | GND | Ground. | | 4 | 5 | 3 | EN | The enable pin controls the operation of the LDO. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. For automatic startup, connect EN to VIN. | | 5 | 6 | Not applicable | SS | Soft Start. An external capacitor connected to this pin determines the soft-start time. Leave this pin open for a typical 380 µs start-up time. Do not ground this pin. | | 6 | 7, 8 | 1 | VIN | Regulator Input Supply. Bypass VIN to GND with a 2.2 µF or greater capacitor. | | | | Not applicable | EP | Exposed Pad. The exposed pad on the bottom of the package enhances thermal performance and is electrically connected to GND inside the package. It is recommended that the exposed pad connect to the ground plane on the board. | Figure 5. 8-Lead SOIC Pin Configuration ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{\rm IN} = V_{\rm OUT} + 1~V~or~2.7~V, whichever~is~greater,~V_{\rm OUT} = 5~V,~I_{\rm OUT} = 10~mA,~C_{\rm IN} = C_{\rm OUT} = 2.2~\mu F,~T_{\rm A} = 25^{\circ}C,~unless~otherwise~noted.$ Figure 6. Output Voltage (Vouт) vs. Junction Temperature Figure 7. Output Voltage (Vout) vs. Load Current (ILOAD) Figure 8. Output Voltage (Vouт) vs. Input Voltage (Vin) Figure 9. Ground Current vs. Junction Temperature Figure 10. Ground Current vs. Load Current (ILOAD) Figure 11. Ground Current vs. Input Voltage (V<sub>IN</sub>) Figure 12. Shutdown Current vs. Temperature at Various Input Voltages Figure 13. Dropout Voltage vs. Load Current ( $I_{LOAD}$ ), $V_{OUT} = 5 V$ Figure 14. Output Voltage( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ) in Dropout, $V_{OUT} = 5 \text{ V}$ Figure 15. Ground Current vs. Input Voltage ( $V_{IN}$ ) in Dropout, $V_{OUT} = 5 \text{ V}$ Figure 16. Output Voltage ( $V_{OUT}$ ) vs. Junction Temperature, $V_{OUT} = 3.3 \text{ V}$ Figure 17. Output Voltage (Vout) vs. Load Current (ILOAD), Vout = 3.3 V Figure 18. Output Voltage ( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ), $V_{OUT} = 3.3 \text{ V}$ Figure 19. Ground Current vs. Junction Temperature, $V_{OUT} = 3.3 \text{ V}$ Figure 20. Ground Current vs. Load Current (ILOAD), VOUT = 3.3 V Figure 21. Ground Current vs. Input Voltage ( $V_{IN}$ ), $V_{OUT} = 3.3 \text{ V}$ Figure 22. Dropout Voltage vs. Load Current ( $I_{LOAD}$ ), $V_{OUT} = 3.3 \text{ V}$ Figure 23. Output Voltage ( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ) in Dropout, $V_{OUT} = 3.3 \ V$ Figure 24. Ground Current vs. Input Voltage ( $V_{IN}$ ) in Dropout, $V_{OUT} = 3.3 \text{ V}$ Figure 25. Soft Start (SS) Current vs. Temperature, Multiple Input Voltages, $V_{OUT} = 5~V$ Figure 26. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{OUT} = 1.8 V$ , for Various Headroom Voltages Figure 27. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage, $V_{OUT} = 1.8 \text{ V,for Different Frequencies}$ Figure 28. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{\text{OUT}} = 3.3 \text{ V}$ , for Various Headroom Voltages Figure 29. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage, $V_{OUT} = 3.3 V$ , for Different Frequencies Figure 30. Power Supply Rejection Ratio (PSRR) vs. Frequency, $V_{OUT} = 5 V$ , for Various Headroom Voltages Figure 31. Power Supply Rejection Ratio (PSRR) vs. Headroom Voltage, $V_{OUT} = 5 \text{ V}$ , for Different Frequencies Figure 32. RMS Output Noise vs. Load Current Figure 33. Output Noise Spectral Density vs. Frequency, $I_{LOAD} = 10 \text{ mA}$ $\textit{Figure 34. Output Noise Spectral Density vs. Frequency, for \textit{Different Loads}}$ Figure 35. Output Noise Spectral Density vs. Frequency for Different Output Voltages Figure 36. Load Transient Response, $I_{LOAD} = 1$ mA to 200 mA, $V_{OUT} = 5$ V, $V_{IN} = 7$ V, CH1 Load Current, CH2 $V_{OUT}$ Figure 37. Line Transient Response, $I_{LOAD} = 200$ mA, $V_{OUT} = 5$ V, CH1 $V_{IN}$ , CH2 $V_{OUT}$ Figure 38. Load Transient Response, $I_{LOAD} = 1$ mA to 200 mA, $V_{OUT} = 3.3$ V, $V_{IN} = 5$ V, CH1 Load Current, CH2 $V_{OUT}$ Figure 39. Line Transient Response, $I_{LOAD} = 200 \text{ mA}$ , $V_{OUT} = 3.3 \text{ V}$ , CH1 $V_{IN}$ , CH2 $V_{OUT}$ Figure 40. Load Transient Response, $I_{LOAD}=1$ mA to 200 mA, $V_{OUT}=1.8$ V, $V_{IN}=3$ V, CH1 Load Current, CH2 $V_{OUT}$ Figure 41. Line Transient Response, $I_{LOAD} = 200 \text{ mA}$ , $V_{OUT} = 1.8 \text{ V}$ , CH1 $V_{IN}$ , CH2 $V_{OUT}$ ## THEORY OF OPERATION The ADP7118 is a low quiescent current, LDO linear regulator that operates from 2.7 V to 20 V and provides up to 200 mA of output current. Drawing a low 180 $\mu A$ of quiescent current (typical) at full load makes the ADP7118 ideal for portable equipment. Typical shutdown current consumption is less than 3 $\mu A$ at room temperature. Optimized for use with small 2.2 $\mu$ F ceramic capacitors, the ADP7118 provides excellent transient performance. Figure 42. Internal Block Diagram Internally, the ADP7118 consists of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage. The ADP7118 is available in 16 fixed output voltage options, ranging from 1.2 V to 5.0 V. The ADP7118 architecture allows any fixed output voltage to be set to a higher voltage with an external voltage divider. For example, a fixed 5 V output can be set to a 6 V output according to the following equation: $$V_{OUT} = 5 \text{ V}(1 + R1/R2)$$ (3) where R1 and R2 are the resistors in the output voltage divider shown in Figure 43. To set the output voltage of the adjustable ADP7118, replace 5 V in Equation 3 with 1.2 V. Figure 43. Typical Adjustable Output Voltage Application Schematic It is recommended that the R2 value be less than 200 k $\Omega$ to minimize errors in the output voltage caused by the SENSE/ADJ pin input current. For example, when R1 and R2 each equal 200 k $\Omega$ and the default output voltage is 1.2 V, the adjusted output voltage is 2.4 V. The output voltage error introduced by the SENSE/ADJ pin input current is 1 mV or 0.04%, assuming a typical SENSE/ADJ pin input current of 10 nA at 25°C. The ADP7118 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on, and when EN is low, VOUT turns off. For automatic startup, EN can be tied to VIN. ## APPLICATIONS INFORMATION ## **ADIsimPOWER DESIGN TOOL** The ADP7118 is supported by the ADIsimPower™ design tool set. ADIsimPower is a collection of tools that produce complete power designs optimized for a specific design goal. The tools enable the user to generate a full schematic, bill of materials, and calculate performance in minutes. ADIsimPower can optimize designs for cost, area, efficiency, and parts count, taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about, and to obtain ADIsimPower design tools, visit www.analog.com/ADIsimPower. #### **CAPACITOR SELECTION** #### **Output Capacitor** The ADP7118 is designed for operation with small, space-saving ceramic capacitors, but functions with general-purpose capacitors as long as care is taken with regard to the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 2.2 $\mu F$ capacitance with an ESR of 0.3 $\Omega$ or less is recommended to ensure the stability of the ADP7118. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP7118 to large changes in load current. Figure 44 shows the transient responses for an output capacitance value of 2.2 $\mu F$ . Figure 44. Output Transient Response, $V_{OUT}$ = 5 V, $C_{OUT}$ = 2.2 $\mu$ F, CH1 Load Current, CH2 $V_{OUT}$ ## **Input Bypass Capacitor** Connecting a 2.2 $\mu$ F capacitor from VIN to GND reduces the circuit sensitivity to the PCB layout, especially when long input traces or high source impedance is encountered. If greater than 2.2 $\mu$ F of output capacitance is required, increase the input capacitor to match it. #### **Input and Output Capacitor Properties** Any good quality ceramic capacitors can be used with the ADP7118, as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V to 100 V are recommended. Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics. Figure 45 depicts the capacitance vs. voltage bias characteristic of an 0805, 2.2 $\mu$ F, 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is ~ $\pm$ 15% over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range and is not a function of package or voltage rating. Figure 45. Capacitance vs. Voltage Characteristic Use Equation 1 to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage. $$C_{EFF} = C_{BIAS} \times (1 - TEMPCO) \times (1 - TOL) \tag{4}$$ where: *C<sub>BIAS</sub>* is the effective capacitance at the operating voltage. *TEMPCO* is the worst-case capacitor temperature coefficient. *TOL* is the worst-case component tolerance. In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ}$ C to $+85^{\circ}$ C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and $C_{\text{BAS}}$ is 2.09 $\mu\text{F}$ at 5 V, as shown in Figure 45. These values in Equation 1 yield $$C_{EFF} = 2.09 \,\mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 1.59 \,\mu\text{F}$$ (5) Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage. To guarantee the performance of the ADP7118, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. #### PROGRAMABLE PRECISION ENABLE The ADP7118 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown in Figure 46, when a rising voltage on EN crosses the upper threshold, nominally 1.2 V, VOUT turns on. When a falling voltage on EN crosses the lower threshold, nominally 1.1 V, VOUT turns off. The hysteresis of the EN threshold is approximately 100 mV. Figure 46. Typical VouT Response to EN Pin Operation The upper and lower thresholds are user programmable and can be set higher than the nominal 1.2 V threshold by using two resistors. The resistance values, $R_{\rm EN1}$ and $R_{\rm EN2}$ , can be determined from the following: $$R_{EN2}$$ = nominally 10 k $\Omega$ to 100 k $\Omega$ (6) $$R_{ENI} = R_{EN2} \times (V_{IN} - 1.2 \text{ V})/1.2 \text{ V}$$ (7) where: $V_{IN}$ is the desired turn-on voltage. The hysteresis voltage increases by the factor $(R_{\text{EN1}} + R_{\text{EN2}})/R_{\text{EN2}}$ . For the example shown in Figure 47, the enable threshold is 3.6 V with a hysteresis of 300 mV. Figure 47. Typical EN Pin Voltage Divider Figure 46 shows the typical hysteresis of the EN pin. This prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points. #### **SOFT START** The ADP7118 uses an internal soft start (SS pin open) to limit the inrush current when the output is enabled. The start-up time for the 3.3 V option is approximately 380 $\mu$ s from the time the EN active threshold is crossed to when the output reaches 90% of the final value. As shown in Figure 48, the start-up time is independent on the output voltage setting. Figure 48. Typical Start-Up Behavior An external capacitor connected to the SS pin determines the soft start time. This SS pin can be left open for a typical 380 $\mu s$ start-up time. Do not ground this pin. When an external soft start capacitor (Css) is used, the soft start time is determined by the following equation: $$SS_{TIME}(sec) = t_{START-UP at 0 pF} + (0.6 \times C_{SS})/I_{SS}$$ (8) where: $t_{START-UP\ at\ 0\ pF}$ is the start-up time at $C_{SS}=0$ pF (typically 380 µs). $C_{SS}$ is the soft start capacitor (F). $I_{SS}$ is the soft start current (typically 1.15 $\mu$ A). Figure 49. Typical Soft Start Behavior, Different Css # NOISE REDUCTION OF THE ADP7118 IN ADJUSTABLE MODE The ultralow output noise of the ADP7118 is achieved by keeping the LDO error amplifier in unity gain and setting the reference voltage equal to the output voltage. This architecture does not work for an adjustable output voltage LDO in the conventional sense. However, the ADP7118 architecture allows any fixed output voltage to be set to a higher voltage with an external voltage divider. For example, a fixed 5 V output can be set to a 10 V output according to Equation 3 (see Figure 50): $$V_{OUT} = 5 \text{ V} (1 + R1/R2)$$ The disadvantage in using the ADP7118 in this manner is that the output voltage noise is proportional to the output voltage. Therefore, it is best to choose a fixed output voltage that is close to the target voltage to minimize the increase in output noise. The adjustable LDO circuit can be modified to reduce the output voltage noise to levels close to that of the fixed output ADP7118. The circuit shown in Figure 50 adds two additional components to the output voltage setting resistor divider. $C_{\rm NR}$ and $R_{\rm NR}$ are added in parallel with R1 to reduce the ac gain of the error amplifier. $R_{\rm NR}$ is chosen to be small with respect to R2. If $R_{\rm NR}$ is 1% to 10% of the value of R2, the minimum ac gain of the error amplifier is approximately 0.1 dB to 0.8 dB. The actual gain is determined by the parallel combination of $R_{\rm NR}$ and R1. This gain ensures that the error amplifier always operates at slightly greater than unity gain. $C_{NR}$ is chosen by setting the reactance of $C_{NR}$ equal to $R1 - R_{NR}$ at a frequency between 1 Hz and 50 Hz. This setting places the frequency where the ac gain of the error amplifier is 3 dB down from the dc gain. Figure 50. Noise Reduction Modification The noise of the adjustable LDO is found by using the following formula, assuming the noise of a fixed output LDO is approximately 11 $\mu$ V. $$Noise = 11 \,\mu\text{V} \times (R_{PAR} + R2)/R2 \tag{9}$$ where $R_{PAR}$ is a parallel combination of R1 and $R_{NR}$ . Based on the component values shown in Figure 50, the ADP7118 has the following characteristics: - DC gain of 10 (20 dB) - 3 dB roll-off frequency of 1.75 Hz - High frequency ac gain of 1.099 (0.82 dB) - Theoretical noise reduction factor of 9.1 (19.2 dB) - Measured rms noise of the adjustable LDO without noise reduction is $70 \mu V \text{ rms}$ - Measured rms noise of the adjustable LDO with noise reduction is 12 μV rms - Measured noise reduction of approximately 15.3 dB Note that the measured noise reduction is less than the theoretical noise reduction. Figure 51 shows the noise spectral density of an adjustable ADP7118 set to 6 V and 12 V with and without the noise reduction network. The output noise with the noise reduction network is approximately the same for both voltages, especially beyond 100 Hz. The noise of the 6 V and 12 V outputs without the noise reduction network differs by a factor of 2 up to approximately 20 kHz. Above 40 kHz, the closed loop gain of the error amplifier is limited by the open loop gain characteristic. Therefore, the noise contribution from 20 kHz to 100 kHz is less than what it is if the error amplifier had infinite bandwidth. This is also the reason why the noise is less than what might be expected simply based on the dc gain, that is, 70 $\mu V$ rms vs. $110~\mu V$ rms. Figure 51. 6 V and 12 V Output Voltage with and Without Noise Reduction Network #### **EFFECT OF NOISE REDUCTION ON START-UP TIME** The start-up time of the ADP7118 is affected by the noise reduction network and must be considered in applications where power supply sequencing is critical. The noise reduction circuit adds a pole in the feedback loop, slowing down the start-up time. To approximate the start-up time for an adjustable model with a noise reduction network using the following equation: $$SSNR_{TIME}$$ (sec) = $5.5 \times C_{NR} \times (R_{NR} + R_{FBI})$ For a $C_{\text{NR}},\,R_{\text{NR}},$ and R1 combination of 1 $\mu\text{F},\,10~k\Omega,$ and $100~k\Omega,$ as shown in Figure 50, the start-up time is approximately 0.6 sec. When $SSNR_{\text{TIME}}$ is greater than $SS_{\text{TIME}},\,SSNR_{\text{TIME}}$ dictates the length of the start-up time instead of the soft start capacitor. # CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION The ADP7118 is protected against damage due to excessive power dissipation by current and thermal overload protection circuits. The ADP7118 is designed to current limit when the output load reaches 400 mA (typical). When the output load exceeds 400 mA, the output voltage is reduced to maintain a constant current limit. Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (that is, high ambient temperature and/or high power dissipation) when the junction temperature starts to rise above 150°C, the output is turned off, reducing the output current to zero. When the junction temperature drops below 135°C, the output is turned on again, and output current is restored to the operating value. Consider the case where a hard short from VOUT to ground occurs. At first, the ADP7118 current limits, so that only 400 mA is conducted into the short. If self heating of the junction is great enough to cause the temperature to rise above 150°C, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below 135°C, the output turns on and conducts 400 mA into the short, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 400 mA and 0 mA that continues as long as the short remains at the output. Current and thermal limit protections protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that the junction temperature does not exceed 125°C. #### THERMAL CONSIDERATIONS In applications with a low input-to-output voltage differential, the ADP7118 does not dissipate much heat. However, in applications with high ambient temperature and/or high input voltage, the heat dissipated in the package may become large enough to cause the junction temperature of the die to exceed the maximum junction temperature of 125°C. When the junction temperature exceeds 150°C, the converter enters thermal shutdown. It recovers only after the junction temperature has decreased below 135°C to prevent any permanent damage. Therefore, thermal analysis for the chosen application is very important to guarantee reliable performance over all conditions. The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 2. To guarantee reliable operation, the junction temperature of the ADP7118 must not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air $(\theta_{JA})$ . The $\theta_{JA}$ number is dependent on the package assembly compounds that are used and the amount of copper used to solder the package GND pins to the PCB. Table 6 shows typical $\theta_{JA}$ values of the 8-lead SOIC, 6-lead LFCSP, and 5-lead TSOT packages for various PCB copper sizes. Table 7 shows the typical $\Psi_{JB}$ values of the 8-lead SOIC, 6-lead LFCSP, and 5-lead TSOT. Table 6. Typical $\theta_{JA}$ Values | | | $\theta_{JA}$ (°C/W) | | |-------------------|------------------|----------------------|------------------| | Copper Size (mm²) | LFCSP | SOIC | TSOT | | 25 <sup>1</sup> | 182.8 | N/A <sup>2</sup> | N/A <sup>2</sup> | | 50 | N/A <sup>2</sup> | 181.4 | 152 | | 100 | 142.6 | 145.4 | 146 | | 500 | 83.9 | 89.3 | 131 | | 1000 | 71.7 | 77.5 | N/A <sup>2</sup> | | 6400 | 57.4 | 63.2 | N/A <sup>2</sup> | <sup>&</sup>lt;sup>1</sup> Device soldered to minimum size pin traces. Table 7. Typical $\Psi_{JB}$ Values | Model | Ψ <sub>JB</sub> (°C/W) | |--------------|------------------------| | 6-Lead LFCSP | 24 | | 8-Lead SOIC | 38.8 | | 5-Lead TSOT | 43 | To calculate the junction temperature of the ADP7118, use Equation 1. $$T_J = T_A + (P_D \times \theta_{JA})$$ where: $T_A$ is the ambient temperature. $P_D$ is the power dissipation in the die, given by $$P_D = \left[ (V_{IN} - V_{OUT}) \times I_{LOAD} \right] + (V_{IN} \times I_{GND}) \tag{10}$$ where: $V_{IN}$ and $V_{OUT}$ are input and output voltages, respectively. $I_{LOAD}$ is the load current. $I_{GND}$ is the ground current. Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following: $$T_I = T_A + \{ [(V_{IN} - V_{OUT}) \times I_{LOAD}] \times \theta_{IA} \}$$ $$\tag{11}$$ As shown in Equation 4, for a given ambient temperature, input-to-output voltage differential, and continuous load current, there exists a minimum copper size requirement for the PCB to ensure that the junction temperature does not rise above 125°C. Figure 52 to Figure 60 show junction temperature calculations for different ambient temperatures, power dissipation, and areas of PCB copper. <sup>&</sup>lt;sup>2</sup> N/A means not applicable. In the case where the board temperature is known, use the thermal characterization parameter, $\Psi_{JB}$ , to estimate the junction temperature rise (see Figure 61, Figure 62, and Figure 63). Calculate the maximum junction temperature by using Equation 2. 0.20 TOTAL POWER DISSIPATION (W) Figure 60. TSOT, $T_A = 85$ °C 0.25 0.35 0.40 $$T_I = T_B + (P_D \times \Psi_{IB})$$ 0.05 0.10 0.15 0 The typical value of $\Psi_{JB}$ is 24°C/W for the 8-lead LFCSP package, 38.8°C/W for the 8-lead SOIC package, and 43°C/W for the 5-lead TSOT package. Figure 61. LFCSP Junction Temperature Rise, Different Board Temperatures Figure 62. SOIC Junction Temperature Rise, Different Board Temperatures Figure 63. TSOT Junction Temperature Rise, Different Board Temperatures ## PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP7118. However, as listed in Table 6, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits. Place the input capacitor as close as possible to the VIN and GND pins. Place the output capacitor as close as possible to the VOUT and GND pins. Use of 0805 or 1206 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited. Figure 64. Example LFCSP PCB Layout Figure 65. Example SOIC PCB Layout Figure 66. Example TSOT PCB Layout Table 8. Recommended LDOs for Very Low Noise Operation | Device<br>Number | V <sub>IN</sub><br>Range (V) | V <sub>оит</sub><br>Fixed (V) | V <sub>OUT</sub> Adjust (V) | I <sub>оит</sub><br>(mA) | I <sub>Q</sub> at<br>Ιουτ<br>(μΑ) | I <sub>GND-SD</sub><br>Max<br>(μΑ) | Soft<br>Start | P <sub>GOOD</sub> | Noise<br>(Fixed)<br>10 Hz to<br>100 kHz<br>(µV rms) | PSRR<br>100 kHz<br>(dB) | PSRR<br>1 MHz | Package | |------------------|------------------------------|-------------------------------|-----------------------------|--------------------------|-----------------------------------|------------------------------------|---------------|-------------------|-----------------------------------------------------|-------------------------|---------------|---------------------------------------------------------------------| | ADP7102 | 3.3 to 20 | 1.5 to 9 | 1.22 to<br>19 | 300 | 750 | 75 | No | Yes | 15 | 60 | 40 dB | 3 × 3mm<br>8-lead LFCSP,<br>8-lead SOIC | | ADP7104 | 3.3 to 20 | 1.5 to 9 | 1.22 to<br>19 | 500 | 900 | 75 | No | Yes | 15 | 60 | 40 dB | 3 × 3mm<br>8-lead LFCSP,<br>8-lead SOIC | | ADP7105 | 3.3 to 20 | 1.8, 3.3, 5 | 1.22 to<br>19 | 500 | 900 | 75 | Yes | Yes | 15 | 60 | 40 dB | 3 × 3mm<br>8-lead LFCSP,<br>8-lead SOIC | | ADP7118 | 2.7 to 20 | 1.2 to 5 | 1.2 to 19 | 200 | 160 | 10 | Yes | No | 11 | 68 | 50 dB | 2 × 2mm<br>6-lead LFCSP,<br>8-lead SOIC,<br>5-lead TSOT | | ADP7142 | 2.7 to 40 | 1.2 to 5 | 1.2 to 39 | 200 | 160 | 10 | Yes | No | 11 | 68 | 50 dB | 2 × 2mm<br>6-lead LFCSP,<br>8-lead SOIC,<br>5-lead TSOT | | ADP7182 | -2.7 to<br>-28 | -1.8 to<br>-5 | -1.22 to<br>-27 | -200 | -650 | -8 | No | No | 18 | 45 | 45 dB | 2 × 2mm<br>6-lead LFCSP,<br>3 × 3mm<br>8-lead LFCSP,<br>5-lead TSOT | **Table 9. Related Devices** | Model | Input Voltage (V) | Output Current (mA) | Package | |------------|-------------------|---------------------|--------------| | ADP7142ACP | 2.7 to 40 | 200 | 6-Lead LFCSP | | ADP7142ARD | 2.7 to 40 | 200 | 8-Lead SOIC | | ADP7142AUJ | 2.7 to 40 | 200 | 5-Lead TSOT | | ADP7112ACB | 2.7 to 20 | 200 | 4-Lead WLCSP | ## **OUTLINE DIMENSIONS** Figure 67. 6-Lead Lead Frame Chip Scale Package [LFCSP\_UD] 2.00 mm × 2.00 mm Body, Ultra Thin, Dual Lead (CP-6-3) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MS-012-AA Figure 68. 8-Lead Standard Small Outline Package, with Exposed Pad [SOIC\_N\_EP] Narrow Body (RD-8-1) Dimensions shown in millimeters Figure 69. 5-Lead Thin Small Outline Transistor Package [TSOT] (UJ-5) Dimensions shown in millimeters ## **ORDERING GUIDE** | ONDENING GOIDE | | | | | | |--------------------|-------------------|------------------------------------|------------------------|----------------|----------| | Model <sup>1</sup> | Temperature Range | Output Voltage (V) <sup>2, 3</sup> | Package Description | Package Option | Branding | | ADP7118ACPZN-R7 | -40°C to +125°C | Adjustable (1.2 V) | 6-Lead LFCSP_UD | CP-6-3 | LP9 | | ADP7118ACPZN1.8-R7 | -40°C to +125°C | 1.8 | 6-Lead LFCSP_UD | CP-6-3 | LPA | | ADP7118ACPZN2.5-R7 | -40°C to +125°C | 2.5 | 6-Lead LFCSP_UD | CP-6-3 | LPB | | ADP7118ACPZN3.3-R7 | -40°C to +125°C | 3.3 | 6-Lead LFCSP_UD | CP-6-3 | LPC | | ADP7118ACPZN5.0-R7 | -40°C to +125°C | 5 | 6-Lead LFCSP_UD | CP-6-3 | LPD | | ADP7118ARDZ | -40°C to +125°C | Adjustable (1.2 V) | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-R7 | -40°C to +125°C | Adjustable (1.2 V) | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-1.8 | -40°C to +125°C | 1.8 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-1.8-R7 | -40°C to +125°C | 1.8 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-2.5 | -40°C to +125°C | 2.5 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-2.5-R7 | -40°C to +125°C | 2.5 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-3.3 | -40°C to +125°C | 3.3 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-3.3-R7 | -40°C to +125°C | 3.3 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-5.0 | -40°C to +125°C | 5 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118ARDZ-5.0-R7 | -40°C to +125°C | 5 | 8-Lead SOIC_N_EP | RD-8-1 | | | ADP7118AUJZ-R2 | -40°C to +125°C | Adjustable (1.2 V) | 5-Lead TSOT | UJ-5 | LP9 | | ADP7118AUJZ-R7 | -40°C to +125°C | Adjustable (1.2 V) | 5-Lead TSOT | UJ-5 | LP9 | | ADP7118AUJZ-1.8-R7 | -40°C to +125°C | 1.8 | 5-Lead TSOT | UJ-5 | LPA | | ADP7118AUJZ-2.5-R7 | -40°C to +125°C | 2.5 | 5-Lead TSOT | UJ-5 | LPB | | ADP7118AUJZ-3.3-R7 | -40°C to +125°C | 3.3 | 5-Lead TSOT | UJ-5 | LPC | | ADP7118AUJZ-4.5-R7 | -40°C to +125°C | 4.5 | 5-Lead TSOT | UJ-5 | LUU | | ADP7118AUJZ-5.0-R7 | -40°C to +125°C | 5 | 5-Lead TSOT | UJ-5 | LPD | | ADP7118UJ-EVALZ | | 3.3 | TSOT Evaluation Board | | | | ADP7118CP-EVALZ | | 3.3 | LFCSP Evaluation Board | | | | ADP7118RD-EVALZ | | 3.3 | SOIC Evaluation Board | | | $<sup>^{1}</sup>$ Z = RoHS compliant part. <sup>&</sup>lt;sup>3</sup> The evaluation boards are preconfigured with an adjustable ADP7118. <sup>&</sup>lt;sup>2</sup>For additional voltage options, contact a local Analog Devices, Inc., sales or distribution representative.