

# *MC68HC705C8A MC68HSC705C8A*

Technical Data

# M68HC05 Microcontrollers

MC68HC705C8A/D Rev. 3, 3/2002



For More Information On This Product, Go to: www.freescale.com





# MC68HC705C8A MC68HSC705C8A

# **Technical Data**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

#### http://www.freescale.com

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.

MC68HC705C8A — Rev. 3



**Technical Data** 

### **Revision History**

| Date        | Revision<br>Level | Description                                                                                                       | Page<br>Number(s) |
|-------------|-------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|
|             |                   | <b>1.7 Pin Functions</b> — Added description of programming voltage ( $V_{PP}$ ) pin <b>1.7.2 V</b> <sub>PP</sub> | 29                |
| May, 2001   | 2.1               | Removed note following 1.7.11 Port D I/O Pins (PD7 and PD5–PD0)                                                   | 33                |
|             |                   | 14.2 Introduction — Updated Motorola contact information                                                          | 192               |
| March, 2002 | 3                 | <b>14.7 44-Pin Quad Flat Pack (QFP)</b> — Corrected case outline drawing from Case #824E to Case #824A            | 195               |

**Technical Data** 



Technical Data — MC68HC705C8A

# **List of Sections**

| Section 1. General Description                       |
|------------------------------------------------------|
| Section 2. Memory35                                  |
| Section 3. Central Processor Unit (CPU)43            |
| Section 4. Interrupts                                |
| Section 5. Resets                                    |
| Section 6. Low-Power Modes                           |
| Section 7. Parallel Input/Output (I/O)               |
| Section 8. Capture/Compare Timer                     |
| Section 9. EPROM/OTPROM (PROM)103                    |
| Section 10. Serial Communications Interface (SCI)121 |
| Section 11. Serial Peripheral Interface (SPI)139     |
| Section 12. Instruction Set                          |
| Section 13. Electrical Specifications171             |
| Section 14. Mechanical Specifications                |
| Section 15. Ordering Information                     |
| Appendix A. MC68HSC705C8A                            |
| Index                                                |

MC68HC705C8A — Rev. 3

MOTOROLA



**List of Sections** 

**Technical Data** 



# **Table of Contents**

#### **Section 1. General Description**

| Contents                             |
|--------------------------------------|
| Introduction                         |
| Features                             |
| Programmable Options                 |
| Block Diagram                        |
| Pin Assignments                      |
| Pin Functions                        |
| V <sub>DD</sub> and V <sub>SS</sub>  |
| OSC1 and OSC2                        |
| External Reset Pin (RESET)           |
| External Interrupt Request Pin (IRQ) |
| Input Capture Pin (TCAP)             |
| Output Compare Pin (TCMP)            |
| Port A I/O Pins (PA7–PA0)            |
| Port B I/O Pins (PB7–PB0)            |
| Port C I/O Pins (PC7–PC0)            |
| Port D I/O Pins (PD7 and PD5–PD0)    |
|                                      |

#### Section 2. Memory

| 2.1 | Contents           | .35  |
|-----|--------------------|------|
| 2.2 | Introduction       | . 35 |
| 2.3 | Memory Map         | .35  |
| 2.4 | Input/Output (I/O) | .36  |



**Table of Contents** 

| 2.5 | RAM                 | 36 |
|-----|---------------------|----|
| 2.6 | EPROM/OTPROM (PROM) | 37 |
| 2.7 | Bootloader ROM      | 37 |

# Section 3. Central Processor Unit (CPU)

| 3.1   | Contents                      |
|-------|-------------------------------|
| 3.2   | Introduction                  |
| 3.3   | CPU Registers                 |
| 3.3.1 | Accumulator                   |
| 3.3.2 | Index Register                |
| 3.3.3 | Stack Pointer                 |
| 3.3.4 | Program Counter               |
| 3.3.5 | Condition Code Register47     |
| 3.4   | Arithmetic/Logic Unit (ALU)48 |

# Section 4. Interrupts

| 4.1   | Contents                         |
|-------|----------------------------------|
| 4.2   | Introduction                     |
| 4.3   | Interrupt Sources                |
| 4.3.1 | Software Interrupt               |
| 4.3.2 | External Interrupt (IRQ)51       |
| 4.3.3 | Port B Interrupts                |
| 4.3.4 | Capture/Compare Timer Interrupts |
| 4.3.5 | SCI Interrupts                   |
| 4.3.6 | SPI Interrupts                   |
| 4.4   | Interrupt Processing             |

#### **Section 5. Resets**

| 5.1 | Contents     | I |
|-----|--------------|---|
| 5.2 | Introduction | I |



| 5.3   | Reset Sources                     |
|-------|-----------------------------------|
| 5.3.1 | Power-On Reset (POR)62            |
| 5.3.2 | External Reset                    |
| 5.3.3 | Programmable and Non-Programmable |
|       | COP Watchdog Resets62             |
| 5.3.4 | Clock Monitor Reset67             |

## Section 6. Low-Power Modes

| 6.1                                     | Contents            |
|-----------------------------------------|---------------------|
| 6.2                                     | Introduction        |
| 6.3<br>6.3.1<br>6.3.2<br>6.3.3<br>6.3.4 | Stop Mode           |
| 6.4<br>6.4.1<br>6.4.2                   | Wait Mode.          |
| 6.5                                     | Data-Retention Mode |
|                                         |                     |

# Section 7. Parallel Input/Output (I/O)

| 7.1   | Contents                    |
|-------|-----------------------------|
| 7.2   | Introduction                |
| 7.3   | Port A                      |
| 7.3.1 | Port A Data Register        |
| 7.3.2 | Data Direction Register A79 |
| 7.3.3 | Port A Logic                |
| 7.4   | Port B                      |
| 7.4.1 | Port B Data Register81      |
| 7.4.2 | Data Direction Register B   |
| 7.4.3 | Port B Logic                |



Table of Contents

| 7.5   | Port C                    | .85 |
|-------|---------------------------|-----|
| 7.5.1 | Port C Data Register      | .85 |
| 7.5.2 | Data Direction Register C | .86 |
| 7.5.3 | Port C Logic              | .87 |
| 7.6   | Port D                    | .88 |

# Section 8. Capture/Compare Timer

| 8.1                     | Contents                                                                                              |
|-------------------------|-------------------------------------------------------------------------------------------------------|
| 8.2                     | Introduction                                                                                          |
| 8.3<br>8.3.1<br>8.3.2   | Timer Operation.89Input Capture.92Output Compare.93                                                   |
| 8.4<br>8.4.1<br>8.4.2   | Timer I/O Registers.     .94       Timer Control Register     .94       Timer Status Register     .96 |
| 8.4.3<br>8.4.4<br>8.4.5 | Timer Registers                                                                                       |
| 8.4.6                   | Output Compare Registers                                                                              |
|                         |                                                                                                       |

### Section 9. EPROM/OTPROM (PROM)

| 9.1                   | Contents                        |
|-----------------------|---------------------------------|
| 9.2                   | Introduction                    |
| 9.3<br>9.3.1<br>9.3.2 | EPROM/OTPROM (PROM) Programming |
| 9.4<br>9.4.1<br>9.4.2 | PROM Programming Routines       |
| 9.4.3<br>9.4.4        | Secure PROM                     |
| 9.4.5<br>9.4.6        | Secure PROM and Dump            |
|                       |                                 |



| 9.4.7 | Execute Program in RAM115 |
|-------|---------------------------|
| 9.4.8 | Dump PROM Contents        |
| 9.5   | Control Registers         |
| 9.5.1 | Option Register           |
| 9.5.2 | Mask Option Register 1    |
| 9.5.3 | Mask Option Register 2118 |
| 9.6   | EPROM Erasing             |

## Section 10. Serial Communications Interface (SCI)

| Contents                 |
|--------------------------|
| Introduction             |
| Features                 |
| SCI Data Format          |
| SCI Operation            |
| Transmitter              |
| 2 Receiver               |
| SCI I/O Registers        |
| SCI Data Register129     |
| 2 SCI Control Register 1 |
| SCI Control Register 2   |
| SCI Status Register      |
| 5 Baud Rate Register136  |
|                          |

### Section 11. Serial Peripheral Interface (SPI)

| 11.1   | Contents                                                                     |
|--------|------------------------------------------------------------------------------|
| 11.2   | Introduction                                                                 |
| 11.3   | Features                                                                     |
| 11.4.1 | Operation.142Pin Functions in Master Mode.143Pin Functions in Slave Mode.144 |
| 11.5   | Multiple-SPI Systems                                                         |

| MC68HC705C8A | — Rev. 3 |
|--------------|----------|
|--------------|----------|

**Technical Data** 

Table of Contents



**Table of Contents** 

| 11.6 Serial Clock Polarity and Phase146 |
|-----------------------------------------|
| 11.7 SPI Error Conditions147            |
| 11.7.1 Mode Fault Error147              |
| 11.7.2 Write Collision Error147         |
| 11.7.3 Overrun Error                    |
| 11.8 SPI Interrupts                     |
| 11.9 SPI I/O Registers                  |
| 11.9.1 SPI Data Register                |
| 11.9.2 SPI Control Register149          |
| 11.9.3 SPI Status Register151           |

#### Section 12. Instruction Set

| 12.1 Contents                         | 153 |
|---------------------------------------|-----|
| 12.2 Introduction                     | 154 |
| 12.3 Addressing Modes                 | 154 |
| 12.3.1 Inherent                       | 155 |
| 12.3.2 Immediate                      | 155 |
| 12.3.3 Direct                         | 155 |
| 12.3.4 Extended                       | 155 |
| 12.3.5 Indexed, No Offset             |     |
| 12.3.6 Indexed, 8-Bit Offset          |     |
| 12.3.7 Indexed, 16-Bit Offset.        | 156 |
| 12.3.8 Relative                       | 157 |
| 12.4 Instruction Types                | 157 |
| 12.4.1 Register/Memory Instructions   | 158 |
| 12.4.2 Read-Modify-Write Instructions |     |
| 12.4.3 Jump/Branch Instructions       |     |
| 12.4.4 Bit Manipulation Instructions  |     |
| 12.4.5 Control Instructions           | 163 |
| 12.5 Instruction Set Summary          | 164 |
| 12.6 Opcode Map                       |     |

**Technical Data** 



Semiconductor, Inc.

Freescale

# Freescale Semiconductor, Inc.

### Section 13. Electrical Specifications

| 13.1  | Contents                                          |
|-------|---------------------------------------------------|
| 13.2  | Introduction                                      |
| 13.3  | Maximum Ratings172                                |
| 13.4  | Operating Temperature Range                       |
| 13.5  | Thermal Characteristics                           |
| 13.6  | Power Considerations                              |
| 13.7  | 5.0-Volt DC Electrical Characteristics            |
| 13.8  | 3.3-Volt DC Electrical Characteristics            |
| 13.9  | 5.0-Volt Control Timing                           |
| 13.10 | 3.3-Volt Control Timing                           |
| 13.11 | 5.0-Volt Serial Peripheral Interface (SPI) Timing |
| 13.12 | 3.3-Volt Serial Peripheral Interface (SPI) Timing |

#### **Section 14. Mechanical Specifications**

| 14.1 | Contents                                        |
|------|-------------------------------------------------|
| 14.2 | Introduction                                    |
| 14.3 | 40-Pin Plastic Dual In-Line Package (PDIP)192   |
| 14.4 | 40-Pin Ceramic Dual In-Line Package (Cerdip)193 |
| 14.5 | 44-Lead Plastic-Leaded Chip Carrier (PLCC)194   |
| 14.6 | 44-Lead Ceramic-Leaded Chip Carrier (CLCC)      |
| 14.7 | 44-Pin Quad Flat Pack (QFP)196                  |
| 14.8 | 42-Pin Shrink Dual In-Line Package (SDIP)       |



**Table of Contents** 

## **Section 15. Ordering Information**

| 15.1 | Contents          | .199  |
|------|-------------------|-------|
| 15.2 |                   | . 199 |
| 15.3 | MCU Order Numbers | .199  |

## Appendix A. MC68HSC705C8A

| A.1 | Contents                                          |
|-----|---------------------------------------------------|
| A.2 | Introduction                                      |
| A.3 | 5.0-Volt High-Speed DC Electrical Characteristics |
| A.4 | 3.3-Volt High-Speed DC Electrical Characteristics |
| A.5 | 5.0-Volt High-Speed Control Timing                |
| A.6 | 3.3-Volt High-Speed Control Timing                |
| A.7 | 5.0-Volt High-Speed SPI Timing                    |
| A.8 | 3.3-Volt High-Speed SPI Timing                    |
| A.9 | Ordering Information                              |

#### Index

| Index |  |  |
|-------|--|--|
|-------|--|--|

Technical Data



# **List of Figures**

| Figure | Title                                        | Page |
|--------|----------------------------------------------|------|
| 1-1    | Option Register (Option)                     |      |
| 1-2    | MC68HC705C8A Block Diagram                   |      |
| 1-3    | 40-Pin PDIP/Cerdip Pin Assignments           |      |
| 1-4    | 44-Lead PLCC/CLCC Pin Assignments            |      |
| 1-5    | 44-Pin QFP Pin Assignments                   |      |
| 1-6    | 42-Pin SDIP Pin Assignments                  |      |
| 1-7    | Bypassing Layout Recommendation              |      |
| 1-8    | Crystal Connections                          |      |
| 1-9    | 2-Pin Ceramic Resonator Connections          |      |
| 1-10   | 3-Pin Ceramic Resonator Connections          |      |
| 1-11   | External Clock                               |      |
| 2-1    | Memory Map                                   |      |
| 2-2    | I/O Register Summary                         |      |
| 3-1    | Programming Model                            | 044  |
| 3-2    | Accumulator (A)                              | 045  |
| 3-3    | Index Register (X)                           | 045  |
| 3-4    | Stack Pointer (SP)                           | 046  |
| 3-5    | Program Counter (PC)                         | 046  |
| 3-6    | Condition Code Register (CCR)                | 047  |
| 4-1    | External Interrupt Internal Function Diagram |      |
| 4-2    | External Interrupt Timing                    |      |
| 4-3    | Port B I/O Logic                             |      |
| 4-4    | Interrupt Stacking Order                     |      |
| 4-5    | Reset and Interrupt Processing Flowchart     |      |



List of Figures

| Figure | Title                                                           | Page |
|--------|-----------------------------------------------------------------|------|
| 5-1    | Programmable COP Watchdog Diagram                               | 63   |
| 5-2    | Programmable COP Reset Register (COPRST)                        |      |
| 5-3    | Programmable COP Control Register (COPCR)                       | 64   |
| 5-4    | Non-Programmable COP Watchdog Diagram                           |      |
| 6-1    | Stop/Wait Mode Function Flowchart                               | 70   |
| 6-2    | Programmable COP Watchdog<br>in Stop Mode (PCOPE = 1) Flowchart | 72   |
| 6-3    | Non-Programmable COP Watchdog                                   |      |
|        | in Stop Mode (NCOPE = 1) Flowchart                              | 74   |
| 7-1    | Port A Data Register (PORTA)                                    | 78   |
| 7-2    | Data Direction Register A (DDRA)                                | 79   |
| 7-3    | Port A I/O Logic                                                | 80   |
| 7-4    | Port B Data Register (PORTB)                                    | 81   |
| 7-5    | Data Direction Register B (DDRB)                                |      |
| 7-6    | Port B I/O Logic                                                | 83   |
| 7-7    | Port C Data Register (PORTC)                                    | 85   |
| 7-8    | Data Direction Register C (DDRC)                                |      |
| 7-9    | Port C I/O Logic                                                | 87   |
| 7-10   | Port D Fixed Input Register (PORTD)                             | 88   |
| 8-1    | Timer Block Diagram                                             | 90   |
| 8-2    | Timer I/O Register Summary                                      | 91   |
| 8-3    | Input Capture Operation                                         |      |
| 8-4    | Output Compare Operation                                        | 93   |
| 8-5    | Timer Control Register (TCR)                                    | 94   |
| 8-6    | Timer Status Register (TSR)                                     |      |
| 8-7    | Timer Registers (TRH and TRL)                                   | 97   |
| 8-8    | Timer Register Reads                                            | 98   |
| 8-10   | Alternate Timer Register Reads                                  | 99   |
| 8-9    | Alternate Timer Registers (ATRH and ATRL)                       | 99   |
| 8-11   | Input Capture Registers (ICRH and ICRL)                         | 100  |
| 8-12   | Output Compare Registers (OCRH and OCRL)                        | 101  |
| 9-1    | EPROM/OTPROM Programming Flowchart                              | 105  |
| 9-2    | PROM Programming Circuit                                        | 106  |
|        |                                                                 |      |

Technical Data



# **Freescale Semiconductor, Inc.**

List of Figures

| Figure | Title                                                               | Page |
|--------|---------------------------------------------------------------------|------|
| 9-3    | Program Register (PROG)                                             | 109  |
| 9-4    | Option Register (Option)                                            | 116  |
| 9-5    | Mask Option Register 1 (MOR1)                                       | 117  |
| 9-6    | Mask Option Register 2 (MOR2)                                       | 118  |
| 10-1   | SCI Data Format                                                     |      |
| 10-2   | SCI Transmitter                                                     |      |
| 10-3   | SCI Transmitter I/O Register Summary                                |      |
| 10-4   | SCI Receiver                                                        |      |
| 10-5   | SCI Data Register (SCDR)                                            |      |
| 10-6   | SCI Control Register 1 (SCCR1)                                      |      |
| 10-7   | SCI Control Register 2 (SCCR2)                                      |      |
| 10-8   | SCI Status Register (SCSR)                                          |      |
| 10-9   | Baud Rate Register (Baud)                                           | 136  |
| 11-1   | SPI Block Diagram                                                   | 141  |
| 11-2   | SPI I/O Register Summary                                            |      |
| 11-3   | Master/Slave Connections                                            |      |
| 11-4   | One Master and Three Slaves Block Diagram                           |      |
| 11-5   | Two Master/Slaves and Three Slaves Block Diagram                    |      |
| 11-6   | SPI Clock/Data Timing                                               |      |
| 11-7   | SPI Data Register (SPDR)                                            |      |
| 11-8   | SPI Control Register (SPCR)                                         |      |
| 11-9   | SPI Status Register (SPSR)                                          | 151  |
| 13-1   | Equivalent Test Load                                                | 173  |
| 13-2   | Typical Voltage Compared to Current                                 | 177  |
| 13-3   | Typical Current versus Internal<br>Frequency for Run and Wait Modes | 179  |
| 13-4   | Total Current Drain versus Frequency                                |      |
| 13-5   | Timer Relationships                                                 |      |
| 13-6   | Stop Recovery Timing Diagram                                        |      |
| 13-7   | Power-On Reset and External Reset Timing Diagram                    |      |
| 13-8   | SPI Master Timing                                                   |      |
| 13-9   | SPI Slave Timing                                                    |      |



List of Figures

| Figure | Title                                             | Page |
|--------|---------------------------------------------------|------|
| 14-1   | MC68HC705C8AP Package Dimensions<br>(Case #711)   |      |
| 14-2   | MC68HC705C8AS Package Dimensions<br>(Case #734A)  |      |
| 14-3   | MC68HC705C8AFN Package Dimensions<br>(Case #777)  |      |
| 14-4   | MC68HC705C8AFS Package Dimensions<br>(Case #777B) |      |
| 14-5   | MC68HC705C8AFB Package Dimensions<br>(Case #824A) |      |
| 14-6   | MC68HC705C8AB Package Dimensions<br>(Case #858)   |      |

**Technical Data** 



# **List of Tables**

| Table                                                | Title                                                                                                                                                                                                | Page                                 |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 2-1                                                  | Memory Configurations                                                                                                                                                                                | 36                                   |
| 4-1                                                  | Reset/Interrupt Vector Addresses                                                                                                                                                                     | 57                                   |
| 5-1                                                  | Programmable COP Timeout Period Selection                                                                                                                                                            | 66                                   |
| 7-1<br>7-2<br>7-3                                    | Port A Pin Functions.<br>Port B Pin Functions.<br>Port C Pin Functions.                                                                                                                              | 84                                   |
| 9-1<br>9-2                                           | MC68HC05PGMR PCB Reference Designators<br>PROM Programming Routines                                                                                                                                  |                                      |
| 10-1<br>10-2<br>10-3                                 | Baud Rate Generator Clock PrescalingBaud Rate SelectionBaud Rate Selection Examples                                                                                                                  | .137                                 |
| 11-1                                                 | SPI Clock Rate Selection                                                                                                                                                                             | .150                                 |
| 12-1<br>12-2<br>12-3<br>12-4<br>12-5<br>12-6<br>12-7 | Register/Memory Instructions.<br>Read-Modify-Write Instructions<br>Jump and Branch Instructions<br>Bit Manipulation Instructions.<br>Control Instructions.<br>Instruction Set Summary<br>Opcode Map. | .159<br>.161<br>.162<br>.163<br>.164 |
| 15-1                                                 | MC68HC705C8A Order Numbers                                                                                                                                                                           | .199                                 |

|   | 1  | ß  | ij |    |  |
|---|----|----|----|----|--|
|   | 1  | h  | J  |    |  |
|   | (  | E  |    |    |  |
|   | 1  |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    | ÷  | •  |  |
|   | ì  | s. | _  |    |  |
|   | Ĵ  |    | -  |    |  |
|   |    | 6  | 2  | )  |  |
| ÷ | ł  | í  | 1  | 1  |  |
|   | 7  | ī  | h  |    |  |
|   | (  | 6  | 2  |    |  |
|   | l  |    |    | Į. |  |
| _ | I  |    | 1  |    |  |
|   | (  | c  |    |    |  |
|   | 2  | 2  | 1  | í. |  |
|   | 1  | F  |    | i. |  |
|   | 4  | į  |    | ì  |  |
|   | (  | b  | J  |    |  |
|   | (  | Ł  | 3  |    |  |
|   | ì  |    | 2  |    |  |
|   |    |    |    |    |  |
|   | i. |    |    |    |  |
|   | (  |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    | ,  |  |
|   |    |    |    |    |  |
|   |    |    |    | ,  |  |
|   |    |    |    |    |  |
|   |    |    |    | ,  |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |
|   |    |    | J  |    |  |
|   |    |    |    |    |  |
|   |    |    |    |    |  |



List of Tables

| Table | e Title Pa                                | ge |
|-------|-------------------------------------------|----|
| A-1   | Programmable COP Timeout Period Selection | 02 |
| A-2   | MC68HSC705C8A Order Numbers2              | 09 |

Technical Data



# Section 1. General Description

#### **1.1 Contents**

| 1.2     | Introduction                         |
|---------|--------------------------------------|
| 1.3     | Features                             |
| 1.4     | Programmable Options                 |
| 1.5     | Block Diagram                        |
| 1.6     | Pin Assignments                      |
| 1.7     | Pin Functions                        |
| 1.7.1   | $V_{DD}$ and $V_{SS}$                |
| 1.7.2   | V <sub>PP</sub>                      |
| 1.7.3   | OSC1 and OSC2                        |
| 1.7.3.1 | Crystal Resonator                    |
| 1.7.3.2 | 2 Ceramic Resonator                  |
| 1.7.3.3 |                                      |
| 1.7.4   | External Reset Pin (RESET)           |
| 1.7.5   | External Interrupt Request Pin (IRQ) |
| 1.7.6   | Input Capture Pin (TCAP)             |
| 1.7.7   | Output Compare Pin (TCMP)            |
| 1.7.8   | Port A I/O Pins (PA7–PA0)            |
| 1.7.9   | Port B I/O Pins (PB7–PB0)            |
| 1.7.10  |                                      |
|         |                                      |
| 1.7.11  | Port D I/O Pins (PD7 and PD5–PD0)    |

MOTOROLA



# **General Description**

#### **1.2 Introduction**

The MC68HC705C8A, an enhanced version of the MC68HC705C8, is a member of the low-cost, high-performance M68HC05 Family of 8-bit microcontroller units (MCU). The MC68HSC705C8A, introduced in **Appendix A. MC68HSC705C8A**, is an enhanced, high-speed version of the MC68HC705C8A. The M68HC05 Family is based on the customer-specified integrated circuit (CSIC) design strategy. All MCUs in the family use the M68HC05 central processor unit (CPU) and are available with a variety of subsystems, memory sizes and types, and package types.

#### 1.3 Features

Features of the MC68HC705C8A include:

- M68HC05 central processor unit (CPU)
- On-chip oscillator with crystal/ceramic resonator
- Memory-mapped input/output (I/O)
- Selectable memory configurations
- Selectable programmable and/or non-programmable computer operating properly (COP) watchdog timers
- Selectable port B external interrupt capability
- Clock monitor
- High current drive on pin C7 (PC7)
- 24 bidirectional I/O lines and 7 input-only lines
- Serial communications interface (SCI) system
- Serial peripheral interface (SPI) system
- Bootstrap capability
- Power-saving stop, wait, and data-retention modes
- Single 3.0-volt to 5.5-volt supply (2-volt data-retention mode)
- Fully static operation

Technical Data



- Software-programmable external interrupt sensitivity
- Bidirectional RESET pin
- **NOTE:** A line over a signal name indicates an active low signal. For example, RESET is active high and RESET is active low. Any reference to voltage, current, or frequency specified in this document will refer to the nominal values. The exact values and their tolerance or limits are specified in **Section 13. Electrical Specifications**.

#### **1.4 Programmable Options**

These options are programmable in the mask option registers:

- Enabling of port B pullup devices (see 9.5.2 Mask Option Register 1)
- Enabling of non-programmable COP watchdog (see 9.5.3 Mask Option Register 2)

These options are programmable in the option register (see **Figure 1-1**):

- One of four selectable memory configurations
- Programmable read-only memory (PROM) security<sup>1</sup>
- External interrupt sensitivity



1. No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the PROM difficult for unauthorized users.

MC68HC705C8A — Rev. 3

MOTOROLA

**Technical Data** 

#### General Description For More Information On This Product, Go to: www.freescale.com



**General Description** 

- RAM0 Random-Access Memory Control Bit 0
  - 1 = Maps 32 bytes of RAM into page zero starting at address \$0030. Addresses from \$0020 to \$002F are reserved. This bit can be read or written at any time, allowing memory configuration to be changed during program execution.
  - 0 = Provides 48 bytes of PROM at location \$0020-\$005F.
- RAM1 Random-Access Memory Control Bit 1
  - 1 = Maps 96 bytes of RAM into page one starting at address \$0100.This bit can be read or written at any time, allowing memory configuration to be changed during program execution.
  - 0 = Provides 96 bytes of PROM at location \$0100.
- SEC Security Bit

This bit is implemented as an erasable, programmable read-only memory (EPROM) cell and is not affected by reset.

- 1 = Bootloader disabled; MCU operates only in single-chip mode
- 0 = Security off; bootloader can be enabled
- IRQ Interrupt Request Pin Sensitivity Bit

IRQ is set only by reset, but can be cleared by software. This bit can be written only once.

- $1 = \overline{IRQ}$  pin is both negative edge- and level-sensitive.
- $0 = \overline{IRQ}$  pin is negative edge-sensitive only.

Bits 5, 4, and 0 — Not used; always read 0

Bit 2 — Unaffected by reset; reads either 1 or 0

#### 1.5 Block Diagram

Figure 1-2 shows the structure of the MC68HC705C8A.

Technical Data



General Description Block Diagram



\* Port B pins also function as external interrupts.

† PC7 has a high current sink and source capability.

#### Figure 1-2. MC68HC705C8A Block Diagram

MC68HC705C8A — Rev. 3

MOTOROLA

General Description



**General Description** 

#### **1.6 Pin Assignments**

The MC68HC705C8A is available in six packages:

- 40-pin plastic dual in-line package (PDIP)
- 40-pin ceramic dual in-line package (cerdip)
- 44-lead plastic-leaded chip carrier (PLCC)
- 44-lead ceramic-leaded chip carrier (CLCC)
- 44-pin quad flat pack (QFP)
- 42-pin shrink dual in-line package (SDIP)

The pin assignments for these packages are shown in **Figure 1-3**, **Figure 1-4**, **Figure 1-5**, and **Figure 1-6**.



#### Figure 1-3. 40-Pin PDIP/Cerdip Pin Assignments

Technical Data



General Description Pin Assignments







Figure 1-5. 44-Pin QFP Pin Assignments

**Freescale Semiconductor, Inc.** 

MC68HC705C8A — Rev. 3

**General Description** 



# **General Description**

|          |      | /          |                    |
|----------|------|------------|--------------------|
| RESET    | [ 1  | $\bigcirc$ | 42 V <sub>DD</sub> |
| IRQ      | [ 2  | !          | 41 OSC1            |
| $V_{PP}$ | [ 3  | ł          | 40 OSC2            |
| PA7      | [ 4  |            | 39 🗍 TCAP          |
| PA6      | [ 5  | i          | 38 PD7             |
| PA5      | 6    | 1          | 37 ] ТСМР          |
| PA4      | [ 7  | ,          | 36 PD5/SS          |
| PA3      | 8    | 1          | 35 PD4/SCK         |
| PA2      | 9    | 1          | 34 PD3/MOSI        |
| PA1      | [ 10 | 1          | 33 PD2/MISO        |
| PA0      | [ 11 |            | 32 PD1/TDO         |
| PB0      | [ 12 | !          | 31 PD0/RDI         |
| PB1      | [ 13 | 1          | 30 🛛 PC0           |
| PB2      | [ 14 |            | 29 🗍 PC1           |
| PB3      | [ 15 | i          | 28 PC2             |
| NC       | [ 16 | •          | 27 🛛 NC            |
| PB4      | [ 17 | ,          | 26 PC3             |
| PB5      | [ 18 | 1          | 25 🛛 PC4           |
| PB6      | [ 19 | 1          | 24 🛛 PC5           |
| PB7      | 20   |            | 23 PC6             |
| $V_{SS}$ | 21   |            | 22 PC7             |
|          | L    |            |                    |

Figure 1-6. 42-Pin SDIP Pin Assignments

**Freescale Semiconductor, Inc.** 

**Technical Data** 



#### **1.7 Pin Functions**

This subsection describes the MC68HC705C8A signals. Reference is made, where applicable, to other sections that contain more detail about the function being performed.

#### 1.7.1 $V_{DD}$ and $V_{SS}$

 $V_{\text{DD}}$  and  $V_{\text{SS}}$  are the power supply and ground pins. The MCU operates from a single power supply.

Very fast signal transitions occur on the MCU pins, placing high short-duration current demands on the power supply. To prevent noise problems, take special care to provide good power supply bypassing at the MCU. Place bypass capacitors as close to the MCU as possible, as shown in **Figure 1-7**.



Figure 1-7. Bypassing Layout Recommendation

### 1.7.2 V<sub>PP</sub>

This pin provides the programming voltage to the EPROM array. For normal operation,  $V_{PP}$  shuld be tied to  $V_{DD}$ .

**NOTE:** Connecting the  $V_{PP}$  pin (programming voltage) to  $V_{SS}$  (ground) could result in damage to the MCU.



#### 1.7.3 OSC1 and OSC2

The OSC1 and OSC2 pins are the control connections for the 2-pin on-chip oscillator. The oscillator can be driven by:

- Crystal resonator
- Ceramic resonator
- External clock signal
- **NOTE:** The frequency of the internal oscillator is  $f_{OSC}$ . The MCU divides the internal oscillator output by two to produce the internal clock with a frequency of  $f_{OP}$ .

#### 1.7.3.1 Crystal Resonator

The circuit in **Figure 1-8** shows a crystal oscillator circuit for an AT-cut, parallel resonant crystal. Follow the crystal supplier's recommendations, because the crystal parameters determine the external component values required to provide reliable startup and maximum stability. The load capacitance values used in the oscillator circuit design should account for all stray layout capacitances. To minimize output distortion, mount the crystal and capacitors as close as possible to the pins.



\*Starting value only. Follow crystal supplier's recommendations regarding component values that will provide reliable startup and maximum stability.

Figure 1-8. Crystal Connections

**NOTE:** Use an AT-cut crystal and not a strip or tuning fork crystal. The MCU might overdrive or have the incorrect characteristic impedance for a strip or tuning fork crystal.

Technical Data



#### 1.7.3.2 Ceramic Resonator

To reduce cost, use a ceramic resonator instead of a crystal. Use the circuit shown in **Figure 1-9** for a 2-pin ceramic resonator or the circuit shown in **Figure 1-10** for a 3-pin ceramic resonator, and follow the resonator manufacturer's recommendations.

The external component values required for maximum stability and reliable starting depend upon the resonator parameters. The load



Figure 1-9. 2-Pin Ceramic Resonator Connections

capacitance values used in the oscillator circuit design should include all stray layout capacitances. To minimize output distortion, mount the resonator and capacitors as close as possible to the pins.



Figure 1-10. 3-Pin Ceramic Resonator Connections

**NOTE:** The bus frequency  $(f_{OP})$  is one-half the external or crystal frequency  $(f_{OSC})$ , while the processor clock cycle  $(t_{CYC})$  is two times the  $f_{OSC}$  period.

MC68HC705C8A — Rev. 3



**General Description** 

#### 1.7.3.3 External Clock Signal

An external clock from another CMOS-compatible device can drive the OSC1 input, with the OSC2 pin unconnected, as **Figure 1-11** shows.



Figure 1-11. External Clock

**NOTE:** The bus frequency  $(f_{OP})$  is one-half the external frequency  $(f_{OSC})$  while the processor clock cycle is two times the  $f_{OSC}$  period.

#### 1.7.4 External Reset Pin (RESET)

A logic 0 on the bidirectional RESET pin forces the MCU to a known startup state. The RESET pin contains an internal Schmitt trigger as part of its input to improve noise immunity. See Section 5. Resets.

#### 1.7.5 External Interrupt Request Pin (IRQ)

The IRQ pin is an asynchronous external interrupt pin. The IRQ pin contains an internal Schmitt trigger as part of its input to improve noise immunity. See **4.3.2 External Interrupt (IRQ)**.

#### 1.7.6 Input Capture Pin (TCAP)

The TCAP pin is the input capture pin for the on-chip capture/compare timer. The TCAP pin contains an internal Schmitt trigger as part of its input to improve noise immunity. See **Section 8. Capture/Compare Timer**.

Semiconductor, Inc

eescale

Technical Data



#### 1.7.7 Output Compare Pin (TCMP)

The TCMP pin is the output compare pin for the on-chip capture/compare timer. See **Section 8. Capture/Compare Timer**.

#### 1.7.8 Port A I/O Pins (PA7-PA0)

These eight I/O lines comprise port A, a general-purpose, bidirectional I/O port. The pins are programmable as either inputs or outputs under software control of the data direction registers. See **7.3 Port A**.

#### 1.7.9 Port B I/O Pins (PB7-PB0)

These eight I/O pins comprise port B, a general-purpose, bidirectional I/O port. The pins are programmable as either inputs or outputs under software control of the data direction registers. Port B pins also can be configured to function as external interrupts. See **7.4 Port B**.

#### 1.7.10 Port C I/O Pins (PC7-PC0)

These eight I/O pins comprise port C, a general-purpose, bidirectional I/O port. The pins are programmable as either inputs or outputs under software control of the data direction registers. PC7 has a high current sink and source capability. See **7.5 Port C**.

#### 1.7.11 Port D I/O Pins (PD7 and PD5–PD0)

These seven lines comprise port D, a fixed input port. All special functions that are enabled (SPI and SCI) affect this port. See **7.6 Port D**.

MC68HC705C8A — Rev. 3

MOTOROLA



**General Description** 

Technical Data



# Section 2. Memory

### 2.1 Contents

| 2.2 | Introduction        |
|-----|---------------------|
| 2.3 | Memory Map          |
| 2.4 | Input/Output (I/O)  |
| 2.5 | RAM                 |
| 2.6 | EPROM/OTPROM (PROM) |
| 2.7 | Bootloader ROM      |

#### 2.2 Introduction

This section describes the organization of the on-chip memory.

## 2.3 Memory Map

The central processor unit (CPU) can address eight Kbytes of memory and input/output (I/O) registers. The program counter typically advances one address at a time through memory, reading the program instructions and data. The programmable read-only memory (PROM) portion of memory — either one-time programmable read-only memory (OTPROM) or erasable, programmable read-only memory (EPROM) — holds the program instructions, fixed data, user-defined vectors, and interrupt service routines. The random-access memory (RAM) portion of memory holds variable data.

I/O registers are memory-mapped so that the CPU can access their locations in the same way that it accesses all other memory locations. The shared stack area is used during processing of an interrupt or

| MC68HC705C8A — Rev. | 3 |
|---------------------|---|
|---------------------|---|



subroutine call to save the CPU state. The stack pointer decrements during pushes and increments during pulls.

**Figure 2-1** is a memory map of the MCU. Addresses \$0000–\$001F, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional I/O registers have these addresses:

- \$1FDF, option register
- \$1FF0, mask option register 1 (MOR1)
- \$1FF1, mask option register 2 (MOR2)

# 2.4 Input/Output (I/O)

The first 32 addresses of memory space, from \$0000 to \$001F, are the I/O section. These are the addresses of the I/O control registers, status registers, and data registers. See Figure 2-2 for more information.

## 2.5 RAM

One of four selectable memory configurations is selected by the state of the RAM1 and RAM0 bits in the option register located at \$1FDF. Reset or power-on reset (POR) clears these bits, automatically selecting the first memory configuration as shown in Table 2-1. See 9.5.1 Option Register.

| RAM0 | RAM1 | RAM Bytes | PROM Bytes |  |
|------|------|-----------|------------|--|
| 0    | 0    | 176       | 7744       |  |
| 1    | 0    | 208       | 7696       |  |
| 0    | 1    | 272       | 7648       |  |

304

Table 2-1. Memory Configurations

**NOTE:** Be careful when using nested subroutines or multiple interrupt levels. The CPU can overwrite data in the stack RAM during a subroutine or during the interrupt stacking operation.

1

**Technical Data** 

MC68HC705C8A — Rev. 3

7600

1


Memory EPROM/OTPROM (PROM)

### 2.6 EPROM/OTPROM (PROM)

An MCU with a quartz window has a maximum of 7744 bytes of EPROM. The quartz window allows the EPROM erasure with ultraviolet light. In an MCU without a quartz window, the EPROM cannot be erased and serves a maximum 7744 bytes of OTPROM (see **Table 2-1**). See **Section 9. EPROM/OTPROM (PROM)**.

### 2.7 Bootloader ROM

The 240 bytes at addresses \$1F00–\$1FEF are reserved ROM addresses that contain the instructions for the bootloader functions. See **Section 9. EPROM/OTPROM (PROM)**.

MC68HC705C8A — Rev. 3



Semiconductor, Inc.

Freescale

# Freescale Semiconductor, Inc.

Memory

| \$0000 | I/O REG          | ISTERS                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|--------|------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | 32 BYTES         |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$001F |                  | -                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$0020 | UNUSED           |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| ¢0005  | 16 BYTES         |                         | $  \rangle$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| \$002F |                  | USER PROM<br>48 BYTES   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$0030 | RAM              | 48 BYTES                | $  \rangle$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|        | 32 BYTES         |                         | \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| \$004F | RAM0 = $1^{(1)}$ | RAM0 = $0^{(1)}$        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$0050 |                  |                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|        |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$00BF | R                | AM                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$00C0 | 176              | BYTES                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|        |                  | STACK                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$00FF |                  | 64 BYTES                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$0100 |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        | USER PROM        | RAM                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        | 96 BYTES         | 96 BYTES                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$015F | $RAM1 = 0^{(1)}$ | RAM1 = 1 <sup>(1)</sup> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$0160 |                  |                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|        |                  | PROM                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1EFF | /584 E           | BYTES                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1F00 | DOOTLOA          |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  | DER ROM                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1FDE | 240 D            | 1123                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1FDF | OPTION F         | REGISTER                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| \$1FE0 |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        | BOOT ROM         | I VECTORS               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        | 16 B'            | YTES                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1FEF |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1FF0 | MASK OPTIO       | N REGISTER 1            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| ¢1FF1  |                  |                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| \$1FF1 |                  | N REGISTER 2            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1FF2 |                  | A VECTORS               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  | YTES                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| \$1FFF |                  |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|        |                  |                         | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |  |  |  |  |

| PORT A DATA REGISTER            | \$0000 |
|---------------------------------|--------|
| PORT B DATA REGISTER            | \$0001 |
| PORT C DATA REGISTER            | \$0002 |
| PORT D FIXED INPUT PORT         | \$0003 |
| PORT A DATA DIRECTION REGISTER  | \$0004 |
| PORT B DATA DIRECTION REGISTER  | \$0005 |
| PORT C DATA DIRECTION REGISTER  | \$0006 |
| UNUSED                          | \$0007 |
| UNUSED                          | \$0008 |
| UNUSED                          | \$0009 |
| SPI CONTROL REGISTER            | \$000A |
| SPI STATUS REGISTER             | \$000B |
| SPI DATA REGISTER               | \$000C |
| SCI BAUD RATE REGISTER          | \$000D |
| SCI CONTROL REGISTER 1          | \$000E |
| SCI CONTROL REGISTER 2          | \$000F |
| SCI STATUS REGISTER             | \$0010 |
| SCI DATA REGISTER               | \$0011 |
| TIMER CONTROL REGISTER          | \$0012 |
| TIMER STATUS REGISTER           | \$0013 |
| INPUT CAPTURE REGISTER (HIGH)   | \$0014 |
| INPUT CAPTURE REGISTER (LOW)    | \$0015 |
| OUTPUT COMPARE REGISTER (HIGH)  | \$0016 |
| OUTPUT COMPARE REGISTER (LOW)   | \$0017 |
| TIMER REGISTER (HIGH)           | \$0018 |
| TIMER REGISTER (LOW)            | \$0019 |
| ALTERNATE TIMER REGISTER (HIGH) | \$001A |
| ALTERNATE TIMER REGISTER (LOW)  | \$001B |
| EPROM PROGRAM REGISTER          | \$001C |
| COP RESET REGISTER              | \$001D |
| COP CONTROL REGISTER            | \$001E |
| UNUSED                          | \$001F |
|                                 |        |

\_ ¢0000

|   | RESERVED                         | \$1FF2 |
|---|----------------------------------|--------|
|   | RESERVED                         | \$1FF3 |
| 1 | SPI INTERRUPT VECTOR (HIGH)      | \$1FF4 |
|   | SPI INTERRUPT VECTOR (LOW)       | \$1FF5 |
|   | SCI INTERRUPT VECTOR (HIGH)      | \$1FF6 |
|   | SCI INTERRUPT VECTOR (LOW)       | \$1FF7 |
|   | TIMER INTERRUPT VECTOR (HIGH)    | \$1FF8 |
|   | TIMER INTERRUPT VECTOR (LOW)     | \$1FF9 |
|   | EXTERNAL INTERRUPT VECTOR (HIGH) | \$1FFA |
|   | EXTERNAL INTERRUPT VECTOR (LOW)  | \$1FFB |
|   | SOFTWARE INTERRUPT VECTOR (HIGH) | \$1FFC |
|   | SOFTWARE INTERRUPT VECTOR (LOW)  | \$1FFD |
|   | RESET VECTOR (HIGH)              | \$1FFE |
|   | RESET VECTOR (LOW)               | \$1FFF |

<sup>(1)</sup> See **9.5.1 Option Register** for information.

#### Figure 2-1. Memory Map

Technical Data



Memory Bootloader ROM

| Addr.  | Register Name                                            |                 | Bit 7               | 6         | 5      | 4           | 3           | 2     | 1     | Bit 0 |  |  |
|--------|----------------------------------------------------------|-----------------|---------------------|-----------|--------|-------------|-------------|-------|-------|-------|--|--|
| \$0000 | Port A Data Register<br>(PORTA)                          | Read:<br>Write: | PA7                 | PA6       | PA5    | PA4         | PA3         | PA2   | PA1   | PA0   |  |  |
|        | See page 78.                                             | Reset:          |                     |           |        | Unaffecte   | ed by reset |       |       |       |  |  |
| \$0001 | ,                                                        | Read:<br>Write: | PB7                 | PB6       | PB5    | PB4         | PB3         | PB2   | PB1   | PB0   |  |  |
|        | See page 81.                                             | Reset:          |                     |           |        | Unaffecte   | ed by reset |       |       |       |  |  |
| \$0002 | Port C Data Register<br>(PORTC)                          | Read:<br>Write: | PC7                 | PC6       | PC5    | PC4         | PC3         | PC2   | PC1   | PC0   |  |  |
|        | See page 85.                                             | Reset:          | Unaffected by reset |           |        |             |             |       |       |       |  |  |
|        | Port D Fixed Input Register                              | Read:           | PD7                 |           | SS     | SCK         | MOSI        | MISO  | TDO   | RDI   |  |  |
| \$0003 | (PORTD)                                                  | Write:          |                     |           |        |             |             |       |       |       |  |  |
|        | See page 88.                                             | Reset:          | Unaffected by reset |           |        |             |             |       |       |       |  |  |
| \$0004 | Port A Data Direction<br>Register (DDRA)<br>See page 79. | Read:<br>Write: | DDRA7               | DDRA6     | DDRA5  | DDRA4       | DDRA3       | DDRA2 | DDRA1 | DDRA0 |  |  |
|        |                                                          | Reset:          | 0                   | 0         | 0      | 0           | 0           | 0     | 0     | 0     |  |  |
| \$0005 | Port B Data Direction<br>Register (DDRB)<br>See page 82. | Read:<br>Write: | DDRB7               | DDRB6     | DDRB5  | DDRB4       | DDRB3       | DDRB2 | DDRB1 | DDRB0 |  |  |
|        |                                                          | Reset:          | 0                   | 0         | 0      | 0           | 0           | 0     | 0     | 0     |  |  |
| \$0006 | Port C Data Direction<br>(DDRC)                          | Read:<br>Write: | DDRC7               | DDRC6     | DDRC5  | DDRC4       | DDRC3       | DDRC2 | DDRC1 | DDRC0 |  |  |
|        | See page 86.                                             | Reset:          | 0                   | 0         | 0      | 0           | 0           | 0     | 0     | 0     |  |  |
| \$0007 | Unimplemented                                            |                 |                     |           |        |             |             |       |       |       |  |  |
| \$0008 | Unimplemented                                            |                 |                     |           |        |             |             |       |       |       |  |  |
| \$0009 | Unimplemented                                            |                 |                     |           |        |             |             |       |       |       |  |  |
|        |                                                          |                 |                     | = Unimple | mented | U = Unaffec | ted         |       |       |       |  |  |

Figure 2-2. I/O Register Summary (Sheet 1 of 4)

MC68HC705C8A — Rev. 3

MOTOROLA

Memory For More Information On This Product, Go to: www.freescale.com



Memory

| Addr.  | Register Name                                   |                 | Bit 7 | 6         | 5      | 4           | 3           | 2     | 1     | Bit 0 |
|--------|-------------------------------------------------|-----------------|-------|-----------|--------|-------------|-------------|-------|-------|-------|
| \$000A | SPI Control Register<br>(SPCR)                  | Read:<br>Write: | SPIE  | SPE       |        | MSTR        | CPOL        | СРНА  | SPR1  | SPR0  |
|        | See page 149.                                   | Reset:          | 0     | 0         |        | 0           | U           | U     | U     | U     |
|        | SPI Status Register                             | Read:           | SPIF  | WCOL      |        | MODF        |             |       |       |       |
| \$000B | (SPSR)                                          | Write:          |       |           |        |             |             |       |       |       |
|        | See page 151.                                   | Reset:          | 0     | 0         |        | 0           |             |       |       |       |
| \$000C | SPI Data Register<br>(SPDR)                     | Read:<br>Write: | Bit 7 | Bit 6     | Bit 5  | Bit 4       | Bit 3       | Blt 2 | Bit 1 | Bit 0 |
|        | See page 149.                                   | Reset:          |       |           |        | Unaffect    | ed by reset |       |       |       |
| \$000D | Baud Rate Register<br>(Baud)                    | Read:<br>Write: |       |           | SCP1   | SCP0        |             | SCR2  | SCR1  | SCR0  |
|        | See page 136.                                   | Reset:          | U     | U         | 0      | 0           | U           | U     | U     | U     |
| \$000E | SCI Control Register 1<br>(SCCR1)               | Read:<br>Write: | R8    | Т8        |        | М           | WAKE        |       |       |       |
|        | See page 130.                                   | Reset:          | U     | U         |        | U           | U           |       |       |       |
| \$000F | SCI Control Register 2<br>(SCCR2)               | Read:<br>Write: | TIE   | TCIE      | RIE    | ILIE        | TE          | RE    | RWU   | SBK   |
|        | See page 131.                                   | Reset:          | 0     | 0         | 0      | 0           | 0           | 0     | 0     | 0     |
|        | SCI Status Register                             | Read:           | TDRE  | TC        | RDRF   | IDLE        | OR          | NF    | FE    |       |
| \$0010 | (SCSR)                                          | Write:          |       |           |        |             |             |       |       |       |
|        | See page 133.                                   | Reset:          | 1     | 1         | 0      | 0           | 0           | 0     | 0     | U     |
| \$0011 | SCI Data Register<br>(SCDR)                     | Read:<br>Write: | Bit 7 | Bit 6     | Bit 5  | Bit 4       | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|        | See page 129.                                   | Reset:          |       |           |        | Unaffect    | ed by reset |       |       |       |
| \$0012 | Timer Control Register<br>(TCR)<br>See page 94. | Read:<br>Write: | ICIE  | OCIE      | TOIE   | 0           | 0           | 0     | IEDG  | OLVL  |
|        | 300 page 94.                                    | Reset:          | 0     | 0         | 0      | 0           | 0           | 0     | U     | 0     |
|        |                                                 |                 |       | = Unimple | mented | U = Unaffeo | cted        |       |       |       |

# Figure 2-2. I/O Register Summary (Sheet 2 of 4)

**Technical Data** 



Memory Bootloader ROM

| Addr.  | Register Name                                          |        | Bit 7                            | 6         | 5      | 4               | 3             | 2      | 1     | Bit 0 |  |
|--------|--------------------------------------------------------|--------|----------------------------------|-----------|--------|-----------------|---------------|--------|-------|-------|--|
|        | Timer Status Register                                  | Read:  | ICF                              | OCF       | TOF    | 0               | 0             | 0      | 0     | 0     |  |
| \$0013 | (TSR)                                                  | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 96.                                           | Reset: | U                                | U         | U      | 0               | 0             | 0      | 0     | 0     |  |
|        | Input Capture Register                                 | Read:  | Bit 15                           | Bit 14    | Bit 13 | Bit 12          | Bit 11        | Bit 10 | Bit 9 | Bit 8 |  |
| \$0014 | High (ICRH)                                            | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 100.                                          | Reset: |                                  |           |        | Unaffecte       | ed by reset   |        |       |       |  |
|        | Input Capture Register                                 | Read:  | Bit 7                            | Bit 6     | Bit 5  | Bit 4           | Bit 3         | Bit 2  | Bit 1 | Bit 0 |  |
| \$0015 | Low (ICRL)                                             | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 100.                                          | Reset: |                                  |           |        | Unaffecte       | ed by reset   |        |       |       |  |
|        | Output Compare Register                                | Read:  |                                  |           |        | D'I 10          | D'I 11        | D'I 10 |       | D'I O |  |
| \$0016 | High (OCRH)<br>See page 101.                           | Write: | Bit 15                           | Bit 14    | Bit 13 | Bit 12          | Bit 11        | Bit 10 | Bit 9 | Bit 8 |  |
|        |                                                        | Reset: | Unaffected by reset              |           |        |                 |               |        |       |       |  |
|        | Output Compare Register<br>Low (OCRL)<br>See page 101. | Read:  | D# 7                             |           | D# F   |                 | D# 2          | D# 0   | D# 1  | D# 0  |  |
| \$0017 |                                                        | Write: | Bit 7                            | Bit 6     | Bit 5  | Bit 4           | Bit 3         | Bit 2  | Bit 1 | Bit 0 |  |
|        |                                                        | Reset: | Unaffected by reset              |           |        |                 |               |        |       |       |  |
|        | Timer Register High                                    | Read:  | Bit 15                           | Bit 14    | Bit 13 | Bit 12          | Bit 11        | Bit 10 | Bit 9 | Bit 8 |  |
| \$0018 | (TRH)                                                  | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 97.                                           | Reset: | t: Reset initializes TRH to \$FF |           |        |                 |               |        |       |       |  |
|        | Timer Register Low                                     | Read:  | Bit 7                            | Bit 6     | Bit 5  | Bit 4           | Bit 3         | Bit 2  | Bit 1 | Bit 0 |  |
| \$0019 | (TRL)                                                  | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 97.                                           | Reset: |                                  |           | F      | Reset initializ | es TRL to \$F | C      |       |       |  |
|        | Alternate Timer Register                               | Read:  | Bit 15                           | Bit 14    | Bit 13 | Bit 12          | Bit 11        | Bit 10 | Bit 9 | Bit 8 |  |
| \$001A | High (ATRH)                                            | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 99.                                           | Reset: |                                  |           | R      | eset initialize | es ATRH to \$ | FF     |       |       |  |
|        | Alternate Timer Register                               | Read:  | Bit 7                            | Bit 6     | Bit 5  | Bit 4           | Bit 3         | Bit 2  | Bit 1 | Bit 0 |  |
| \$001B | Low (ATRL)                                             | Write: |                                  |           |        |                 |               |        |       |       |  |
|        | See page 99.                                           | Reset: |                                  |           | R      | eset initialize | es ATRL to \$ | FC     |       |       |  |
|        |                                                        | [      |                                  | = Unimple | mented | U = Unaffeo     | cted          |        |       |       |  |

### Figure 2-2. I/O Register Summary (Sheet 3 of 4)

MC68HC705C8A — Rev. 3



Memory

| Addr.                          | Register Name                                |                 | Bit 7 | 6     | 5     | 4        | 3           | 2     | 1     | Bit 0          |
|--------------------------------|----------------------------------------------|-----------------|-------|-------|-------|----------|-------------|-------|-------|----------------|
| \$001C                         | EPROM Programming<br>Register (PROG)         | Read:<br>Write: | 0     | 0     | 0     | 0        | 0           | LAT   | 0     | PGM            |
|                                | See page 109.                                | Reset:          | 0     | 0     | 0     | 0        | 0           | 0     | 0     | 0              |
|                                | Programmable COP Reset                       | Read:           |       |       |       |          |             |       |       |                |
| \$001D                         | Register (COPRST)                            | Write:          | Bit 7 | Bit 6 | Bit 5 | Bit 4    | Bit 3       | Bit 2 | Bit 1 | Bit 0          |
|                                | See page 64.                                 | Reset:          | U     | U     | U     | U        | U           | U     | U     | U              |
|                                | Programmable COP Control                     | Read:           | 0     | 0     | 0     | COPF     | CME         | PCOPE | CM1   | CM0            |
| \$001E                         | Register (COPCR)                             | Write:          |       |       |       |          | CIVIL       | FUUFL | CIVIT | CIVIO          |
|                                | See page 64.                                 | Reset:          | 0     | 0     | 0     | U        | 0           | 0     | 0     | 0              |
| \$001F                         | Unimplemented                                |                 |       |       |       |          |             |       |       |                |
| \$1FDF                         | Option Register<br>(Option)<br>See page 116. | Read:<br>Write: | RAM0  | RAM1  | 0     | 0        | SEC*        |       | IRQ   | 0              |
|                                |                                              | Reset:          | 0     | 0     | 0     | 0        | *           | U     | 1     | 0              |
| *Impleme                       | nted as an EPROM cell                        |                 |       |       |       |          |             |       |       |                |
| \$1FF0                         | Mask Option Register 1<br>(MOR1)             | Read:<br>Write: | PBPU7 | PBPU6 | PBPU5 | PBPU4    | PBPU3       | PBPU2 | PBPU1 | PBPU0/<br>COPC |
|                                | See page 117.                                | Reset:          |       |       |       | Unaffect | ed by reset |       |       |                |
| \$1FF1                         | Mask Option Register 2<br>(MOR2)             | Read:<br>Write: |       |       |       |          |             |       |       | NCOPE          |
|                                | See page 118.                                | Reset:          |       |       |       | Unaffect | ed by reset |       |       |                |
| = Unimplemented U = Unaffected |                                              |                 |       |       |       |          |             |       |       |                |

Figure 2-2. I/O Register Summary (Sheet 4 of 4)



# Section 3. Central Processor Unit (CPU)

### 3.1 Contents

| 3.2   | Introduction                |
|-------|-----------------------------|
| 3.3   | CPU Registers               |
| 3.3.1 | Accumulator                 |
| 3.3.2 | Index Register              |
| 3.3.3 | Stack Pointer               |
| 3.3.4 | Program Counter             |
| 3.3.5 | Condition Code Register47   |
| 3.4   | Arithmetic/Logic Unit (ALU) |

### 3.2 Introduction

This section describes the central processor unit (CPU) registers.



**Central Processor Unit (CPU)** 

### 3.3 CPU Registers

**Figure 3-1** shows the five CPU registers. These are hard-wired registers within the CPU and are not part of the memory map.



Figure 3-1. Programming Model



#### 3.3.1 Accumulator

The accumulator (A) shown in **Figure 3-2** is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and results of arithmetic and non-arithmetic operations.



Figure 3-2. Accumulator (A)

#### 3.3.2 Index Register

In the indexed addressing modes, the CPU uses the byte in the index register (X) shown in Figure 3-3 to determine the conditional address of the operand. See 12.3.5 Indexed, No Offset, 12.3.6 Indexed, 8-Bit Offset, and 12.3.7 Indexed, 16-Bit Offset for more information on indexed addressing.

The 8-bit index register also can serve as a temporary data storage location.



Figure 3-3. Index Register (X)



**Central Processor Unit (CPU)** 

#### 3.3.3 Stack Pointer

The stack pointer (SP) shown in **Figure 3-4** is a 13-bit register that contains the address of the next free location on the stack. During a reset or after the reset stack pointer (RSP) instruction, the stack pointer initializes to \$00FF. The address in the stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

The seven most significant bits of the stack pointer are fixed permanently at 0000011, so the stack pointer produces addresses from \$00C0 to \$00FF. If subroutines and interrupts use more than 64 stack locations, the stack pointer wraps around to address \$00FF and begins writing over the previously stored data. A subroutine uses two stack locations. An interrupt uses five locations.



Figure 3-4. Stack Pointer (SP)

### 3.3.4 Program Counter

The program counter (PC) shown in **Figure 3-5** is a 13-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the address in the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.





#### 3.3.5 Condition Code Register

The condition code register (CCR) shown in **Figure 3-6** is an 8-bit register whose three most significant bits are permanently fixed at 111. The condition code register contains the interrupt mask and four bits that indicate the results of prior instructions.



#### H — Half-Carry Bit

The CPU sets the half-carry flag when a carry occurs between bits 3 and 4 of the accumulator during an add without carry (ADD) or add with carry (ADC) operation. The half-carry bit is required for binary-coded decimal (BCD) arithmetic operations. Reset has no affect on the half-carry flag.

I - Interrupt Mask Bit

Setting the interrupt mask (I) disables interrupts. If an interrupt request occurs while the interrupt mask is a logic 0, the CPU saves the CPU registers on the stack, sets the interrupt mask, and then fetches the interrupt vector. If an interrupt request occurs while the interrupt mask is set, the interrupt request is latched. The CPU processes the latched interrupt as soon as the interrupt mask is cleared again.

A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack, restoring the interrupt mask to its cleared state. After a reset, the interrupt mask is set and can be cleared only by a CLI, STOP, or WAIT instruction.

MC68HC705C8A — Rev. 3



### **Central Processor Unit (CPU)**

#### N — Negative Flag

The CPU sets the negative flag when an arithmetic operation, logical operation, or data manipulation produces a negative result (bit 7 in the results is a logic 1). Reset has no effect on the negative flag.

Z — Zero Flag

The CPU sets the zero flag when an arithmetic operation, logical operation, or data manipulation produces a result of \$00. Reset has no effect on the zero flag.

#### C — Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow bit. Reset has no effect on the carry/borrow flag.

# 3.4 Arithmetic/Logic Unit (ALU)

The arithmetic/logic unit (ALU) performs the arithmetic and logical operations defined by the instruction set. The binary arithmetic circuits decode instructions and set up the ALU for the selected operation. Most binary arithmetic is based on the addition algorithm, carrying out subtraction as negative addition. Multiplication is not performed as a discrete operation but as a chain of addition and shift operations within the ALU. The multiply instruction requires 11 internal clock cycles to complete this chain of operations.

Technical Data



# Section 4. Interrupts

### 4.1 Contents

| 4.2   | Introduction                     |
|-------|----------------------------------|
| 4.3   | Interrupt Sources                |
| 4.3.1 | Software Interrupt               |
| 4.3.2 | External Interrupt (IRQ)51       |
| 4.3.3 | Port B Interrupts                |
| 4.3.4 | Capture/Compare Timer Interrupts |
| 4.3.5 | SCI Interrupts                   |
| 4.3.6 | SPI Interrupts                   |
| 4.4   | Interrupt Processing             |

### 4.2 Introduction

This section describes how interrupts temporarily change the normal processing sequence.





### 4.3 Interrupt Sources

These sources can generate interrupts:

- Software instructions (SWI)
- External interrupt pin (IRQ)
- Port B pins
- Serial communications interface (SCI):
  - SCI transmit data register empty
  - SCI transmission complete
  - SCI receive data register full
  - SCI receiver overrun
  - SCI receiver input idle
- Serial peripheral interface (SPI):
  - SPI transmission complete
  - SPI mode fault
  - SPI overrun

The IRQ pin, port B pins, SCI, and SPI can be masked (disabled) by setting the I bit of the condition code register (CCR). The software interrupt (SWI) instruction is non-maskable.

An interrupt temporarily changes the program sequence to process a particular event. An interrupt does not stop the execution of the instruction in progress but takes effect when the current instruction completes its execution. Interrupt processing automatically saves the central processor unit (CPU) registers on the stack and loads the program counter with a user-defined vector address.

#### 4.3.1 Software Interrupt

The software interrupt instruction (SWI) causes a non-maskable interrupt.



### 4.3.2 External Interrupt (IRQ)

An interrupt signal on the  $\overline{IRQ}$  pin latches an external interrupt request. After completing the current instruction, the CPU tests these bits:

- IRQ latch
- I bit in the CCR

Setting the I bit in the CCR disables external interrupts.

If the IRQ latch is set and the I bit is clear, the CPU then begins the interrupt sequence. The CPU clears the IRQ latch while it fetches the interrupt vector, so that another external interrupt request can be latched during the interrupt service routine. As soon as the I bit is cleared during the return-from-interrupt (RTI) instruction, the CPU can recognize the new interrupt request. **Figure 4-1** shows the logic for external interrupts.

**Figure 4-1** shows an external interrupt functional diagram. **Figure 4-2** shows an external interrupt timing diagram for the interrupt line. The timing diagram illustrates two treatments of the interrupt line to the processor.

1. Two single pulses on the interrupt line are spaced far enough apart to be serviced. The minimum time between pulses is a function of the length of the interrupt service.

Once a pulse occurs, the next pulse normally should not occur until an RTI occurs. This time  $(t_{ILIL})$  is obtained by adding 19 instruction cycles to the total number of cycles needed to complete the service routine (not including the RTI instruction).

- 2. Many interrupt lines are "wire-ORed" to the IRQ line. If the interrupt line remains low after servicing an interrupt, then the CPU continues to recognize an interrupt.
- **NOTE:** The internal interrupt latch is cleared in the first part of the interrupt service routine. Therefore, a new external interrupt pulse could be latched and serviced as soon as the I bit is cleared.

If the  $\overline{IRQ}$  pin is not in use, connect it to the V<sub>DD</sub> pin.



Interrupts







a. Edge-Sensitive Trigger Condition. The minimum pulse width ( $t_{ILIH}$ ) is either 125 ns ( $f_{OP}$  = 2.1 MHz) or 250 ns (for = 1 MHz). The period t<sub>ILIL</sub> should not be less than the number of t<sub>CYC</sub> cycles it takes to execute the interrupt service routine plus 19 t<sub>CYC</sub> cycles.



b. Level-Sensitive Trigger Condition. If the interrupt line remains low after servicing an interrupt, then the CPU continues to recognize an interrupt.



**Technical Data** 



#### 4.3.3 Port B Interrupts

When these three conditions are true, a port B pin (PBx) acts as an external interrupt pin:

- The corresponding port B pullup bit (PBPUx) in mask option register 1 (MOR1) is programmed to a logic 1.
- The corresponding port B data direction bit (DDRBx) in data direction register B (DDRB) is a logic 0.
- The clear interrupt mask (CLI) instruction has cleared the I bit in the CCR.

MOR1 is an erasable, programmable read-only memory (EPROM) register that enables the port B pullup device. Data from MOR1 is latched on the rising edge of the voltage on the RESET pin. See 9.5.2 Mask Option Register 1.

Port B external interrupt pins can be falling-edge sensitive only or both falling-edge and low-level sensitive, depending on the state of the IRQ bit in the option register at location \$1FDF.

When the IRQ bit is a logic 1, a falling edge or a low level on a port B external interrupt pin latches an external interrupt request. As long as any port B external interrupt pin is low, an external interrupt request is present, and the CPU continues to execute the interrupt service routine.

When the IRQ bit is a logic 0, a falling-edge only on a port B external interrupt pin latches an external interrupt request. A subsequent port B external interrupt request can be latched only after the voltage level of the previous port B external interrupt signal returns to a logic 1 and then falls again to a logic 0.

Figure 4-3 shows the port B input/output (I/O) logic.



 $V_{DD}$ Q PBPU7 FROM MOR1 READ \$0005 WRITE \$0005 DATA DIRECTION REGISTER B BIT DDRB7 RESET INTERNAL DATA BUS PORT B DATA WRITE \$0001 REGISTER BIT PB7 PB7 READ \$0001 IRQ FROM OPTION REGISTER —  $V_{\text{DD}}$ 0 external Interrupt Request D Q FROM OTHER PORT B PINS Q ×C R I BIT FROM CCR IRQ RESET EXTERNAL INTERRUPT VECTOR FETCH -





#### 4.3.4 Capture/Compare Timer Interrupts

Setting the I bit in the CCR disables all interrupts except for SWI.

#### 4.3.5 SCI Interrupts

The serial communications interface (SCI) can generate these interrupts:

- Transmit data register empty interrupt
- Transmission complete interrupt
- Receive data register full interrupt
- Receiver overrun interrupt
- Receiver input idle interrupt

Setting the I bit in the CCR disables all SCI interrupts.

- SCI Transmit Data Register Empty Interrupt The transmit data register empty bit (TDRE) indicates that the SCI data register is ready to receive a byte for transmission. TDRE becomes set when data in the SCI data register transfers to the transmit shift register. TDRE generates an interrupt request if the transmit interrupt enable bit (TIE) is set also.
- SCI Transmission Complete Interrupt The transmission complete bit (TC) indicates the completion of an SCI transmission. TC becomes set when the TDRE bit becomes set and no data, preamble, or break character is being transmitted. TC generates an interrupt request if the transmission complete interrupt enable bit (TCIE) is set also.
- SCI Receive Data Register Full Interrupt The receive data register full bit (RDRF) indicates that a byte is ready to be read in the SCI data register. RDRF becomes set when the data in the receive shift register transfers to the SCI data register. RDRF generates an interrupt request if the receive interrupt enable bit (RIE) is set also.



- SCI Receiver Overrun Interrupt The overrun bit (OR) indicates that a received byte is lost because software has not read the previously received byte. OR becomes set when a byte shifts into the receive shift register before software reads the word already in the SCI data register. OR generates an interrupt request if the receive interrupt enable bit (RIE) is set also.
- SCI Receiver Input Idle Interrupt The receiver input idle bit (IDLE) indicates that the SCI receiver input is not receiving data.
  IDLE becomes set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an interrupt request if the idle line interrupt enable bit (ILIE) is set also.

#### 4.3.6 SPI Interrupts

The serial peripheral interrupt (SPI) can generate these interrupts:

- SPI transmission complete interrupt
- SPI mode fault interrupt

Setting the I bit in the CCR disables all SPI interrupts.

- SPI Transmission Complete Interrupt The SPI flag bit (SPIF) in the SPI status register indicates the completion of an SPI transmission. SPIF becomes set when a byte shifts into or out of the SPI data register. SPIF generates an interrupt request if the SPIE bit is set also.
- SPI Mode Fault Interrupt The mode fault bit (MODF) in the SPI status register indicates an SPI mode error. MODF becomes set when a logic 0 occurs on the PD5/SS pin while the master bit (MSTR) in the SPI control register is set. MODF generates an interrupt request if the SPIE bit is set also.



### 4.4 Interrupt Processing

The CPU takes these actions to begin servicing an interrupt:

- Stores the CPU registers on the stack in the order shown in Figure 4-4
- 2. Sets the I bit in the CCR to prevent further interrupts
- 3. Loads the program counter with the contents of the appropriate interrupt vector locations as shown in Table 4-1.

| Function                       | Source            | Local<br>Mask | Global<br>Mask | Priority<br>(1 = Highest)              | Vector Address                |  |
|--------------------------------|-------------------|---------------|----------------|----------------------------------------|-------------------------------|--|
| Reset                          | Power-on<br>logic | None          | None           | 1                                      | \$1FFE-\$1FFF                 |  |
|                                | RESET pin         |               |                |                                        |                               |  |
| Software<br>interrupt<br>(SWI) | User code         | None          | None           | Same priority<br>as any<br>instruction | \$1FFC-\$1FFD                 |  |
| External                       | IRQ pin           | None          | l bit          | 2                                      | \$1FFA-\$1FFB                 |  |
| interrupt                      | Port B pins       | None          | 1 Dit          | 2                                      |                               |  |
|                                | ICF bit           | ICIE bit      | l bit          |                                        |                               |  |
| Timer<br>interrupts            | OCF bit           | OCIE bit      |                | 3                                      | \$1FF8-\$1FF9                 |  |
|                                | TOF bit           | TOIE bit      |                |                                        |                               |  |
|                                | TDRE bit          | TCIE bit      |                |                                        |                               |  |
|                                | TC bit            |               |                |                                        |                               |  |
| SCI<br>interrupts              | RDRF bit          | RIE bit       | l bit          | 4                                      | \$1FF6-\$1FF7                 |  |
|                                | OR bit            |               |                |                                        |                               |  |
|                                | IDLE bit          | ILIE bit      |                |                                        |                               |  |
| SPI                            | SPIF bit          | SPIE          | l bit          | 5                                      | \$1FF4–\$1FF5                 |  |
| interrupts                     | MODF bit          |               |                | 5                                      | φιΓΓ4 <b>-</b> φιΓ <b>Γ</b> Ο |  |

#### Table 4-1. Reset/Interrupt Vector Addresses

The return-from-interrupt (RTI) instruction causes the CPU to recover the CPU registers from the stack as shown in **Figure 4-4**.

MC68HC705C8A — Rev. 3



\$00C0 (BOTTOM OF STACK) \$00C1 \$00C2 UNSTACKING ORDER . 5 CONDITION CODE REGISTER 1 4 2 ACCUMULATOR 3 3 INDEX REGISTER 4 PROGRAM COUNTER (HIGH BYTE) 2 1 5 PROGRAM COUNTER (LOW BYTE) STACKING ORDER \$00FD \$00FE \$00FF (TOP OF STACK)

Figure 4-4. Interrupt Stacking Order

**NOTE:** If more than one interrupt request is pending, the CPU fetches the vector of the higher priority interrupt first. A higher priority interrupt does not interrupt a lower priority interrupt service routine unless the lower priority interrupt service routine clears the I bit. See **Table 4-1** for a priority listing.

Figure 4-5 shows the sequence of events caused by an interrupt.

**Technical Data** 





Figure 4-5. Reset and Interrupt Processing Flowchart

MC68HC705C8A — Rev. 3



**Technical Data** 



# Section 5. Resets

## 5.1 Contents

| 5.2 In  | troduction                        | .61 |
|---------|-----------------------------------|-----|
| 5.3 R   | eset Sources                      | .61 |
| 5.3.1   | Power-On Reset (POR)              | .62 |
| 5.3.2   | External Reset                    | .62 |
| 5.3.3   | Programmable and Non-Programmable |     |
|         | COP Watchdog Resets               | .62 |
| 5.3.3.1 | Programmable COP Watchdog Reset   | .63 |
| 5.3.3.2 | Non-Programmable COP Watchdog     | .66 |
| 5.3.4   | Clock Monitor Reset               | .67 |

### 5.2 Introduction

This section describes how resets initialize the microcontroller unit (MCU).

### 5.3 Reset Sources

A reset immediately stops the operation of the instruction being executed, initializes certain control bits, and loads the program counter with a user-defined reset vector address. These conditions produce a reset:

- Power-on reset (POR) Initial power-up
- External reset A logic 0 applied to the RESET pin
- Internal programmable computer operating properly (COP) watchdog timer reset
- Internal non-programmable COP watchdog timer reset
- Internal clock monitor reset

MC68HC705C8A — Rev. 3



#### Resets

#### 5.3.1 Power-On Reset (POR)

A positive transition on the  $V_{DD}$  pin generates a power-on reset (POR). The POR is strictly for the power-up condition and cannot be used to detect drops in power supply voltage.

A 4064  $t_{CYC}$  (internal clock cycle) delay after the oscillator becomes active allows the clock generator to stabilize. If the RESET pin is at logic 0 at the end of 4064  $t_{CYC}$ , the MCU remains in the reset condition until the signal on the RESET pin goes to logic 1.

#### 5.3.2 External Reset

The minimum time required for the MCU to recognize a reset is 1 1/2  $t_{CYC}$ . However, to guarantee that the MCU recognizes an external reset as an external reset and not as a COP or clock monitor reset, the RESET pin must be low for eight  $t_{CYC}$ . After six  $t_{CYC}$ , the input on the RESET pin is sampled. If the pin is still low, an external reset has occurred. If the input is high, then the MCU assumes that the reset was initiated internally by either the COP watchdog timer or by the clock monitor. This method of differentiating between external and internal reset conditions assumes that the RESET pin will rise to a logic 1 less than two  $t_{CYC}$  after its release and that an externally generated reset should stay active for at least eight  $t_{CYC}$ .

### 5.3.3 Programmable and Non-Programmable COP Watchdog Resets

A timeout of a COP watchdog generates a COP reset. A COP watchdog, once enabled, is part of a software error detection system and must be cleared periodically to start a new timeout period.

The MC68HC705C8A has two different COP watchdogs for compatibility with devices such as the MC68HC705C8 and the MC68HC05C4A:

- 1. Programmable COP watchdog reset
- 2. Non-programmable COP watchdog

One COP has four programmable timeout periods and the other has a fixed non-programmable timeout period.

Technical Data



Semiconductor, Inc

reescale

### Freescale Semiconductor, Inc.

#### 5.3.3.1 Programmable COP Watchdog Reset

A timeout of the 18-stage ripple counter in the programmable COP watchdog generates a reset. **Figure 5-1** is a diagram of the programmable COP watchdog. Two registers control and monitor operation of the programmable COP watchdog:

- COP reset register (COPRST), \$001D
- COP control register (COPCR), \$001E

To clear the programmable COP watchdog and begin a new timeout period, write these values to the COP reset register (COPRST). See Figure 5-2.

- 1. \$55
- 2. \$AA

The \$55 write must precede the \$AA write. Instructions may be executed between the write operations provided that the COP watchdog does not time out before the second write.



Figure 5-1. Programmable COP Watchdog Diagram





Figure 5-2. Programmable COP Reset Register (COPRST)

The programmable COP control register (COPCR) shown in **Figure 5-3** does these functions:

- Flags programmable COP watchdog resets
- Enables the clock monitor
- Enables the programmable COP watchdog
- Controls the timeout period of the programmable COP watchdog

#### Address: \$001E



Figure 5-3. Programmable COP Control Register (COPCR)

### COPF — COP Flag

This read-only bit is set when a timeout of the programmable COP watchdog occurs or when the clock monitor detects a slow or absent internal clock. Clear the COPF bit by reading the COP control register. Reset has no effect on the COPF bit.

- 1 = COP timeout or internal clock failure
- 0 = No COP timeout and no internal clock failure



CME — Clock Monitor Enable Bit

This read/write bit enables the clock monitor. The clock monitor sets the COPF bit and generates a reset if it detects an absent internal clock for a period of from 5  $\mu$ s to 100  $\mu$ s. CME is readable and writable at any time. Reset clears the CME bit.

- 1 = Clock monitor enabled
- 0 =Clock monitor disabled
- **NOTE:** Do not enable the clock monitor in applications with an internal clock frequency of 200 kHz or less.

If the clock monitor detects a slow clock, it drives the bidirectional  $\overrightarrow{\mathsf{RESET}}$  pin low for four clock cycles. If the clock monitor detects an absent clock, it drives the  $\overrightarrow{\mathsf{RESET}}$  pin low until the clock recovers.

PCOPE — Programmable COP Enable Bit

This read/write bit enables the programmable COP watchdog. PCOPE is readable at any time but can be written only once after reset. Reset clears the PCOPE bit.

1 = Programmable COP watchdog enabled

- 0 = Programmable COP watchdog disabled
- **NOTE:** Programming the non-programmable COP enable bit (NCOPE) in mask option register 2 (MOR2) to logic 1 enables the non-programmable COP watchdog. Setting the PCOPE bit while the NCOPE bit is programmed to logic 1 enables both COP watchdogs to operate at the same time. (See 9.5.3 Mask Option Register 2.)

CM1 and CM0 — COP Mode Bits

These read/write bits select the timeout period of the programmable COP watchdog. (See **Table 5-1**.) CM1 and CM0 can be read anytime but can be written only once. They can be cleared only by reset.

Bits 7–5 — Unused

Bits 7–5 always read as logic 0s. Reset clears bits 7–5.



Resets

|         | COP<br>Timeout Rate  | Programmable COP Timeout Period                         |                                                               |                                                         |                                                         |  |
|---------|----------------------|---------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--|
| CM1:CM0 |                      | f <sub>OSC</sub> = 4.0 MHz<br>f <sub>OP</sub> = 2.0 MHz | f <sub>OSC</sub> = 3.5795 MHz<br>f <sub>OP</sub> = 1.7897 MHz | f <sub>OSC</sub> = 2.0 MHz<br>f <sub>OP</sub> = 1.0 MHz | f <sub>OSC</sub> = 1.0 MHz<br>f <sub>OP</sub> = 0.5 MHz |  |
| 00      | $f_{OP} \div 2^{15}$ | 16.38 ms                                                | 18.31 ms                                                      | 32.77 ms                                                | 65.54 ms                                                |  |
| 01      | $f_{OP} \div 2^{17}$ | 65.54 ms                                                | 73.24 ms                                                      | 131.07 ms                                               | 262.14 ms                                               |  |
| 10      | $f_{OP} \div 2^{19}$ | 262.14 ms                                               | 292.95 ms                                                     | 524.29 ms                                               | 1.048 s                                                 |  |
| 11      | $f_{OP} \div 2^{21}$ | 1.048 s                                                 | 1.172 s                                                       | 2.097 s                                                 | 4.194 s                                                 |  |

Table 5-1. Programmable COP Timeout Period Selection

5.3.3.2 Non-Programmable COP Watchdog

A timeout of the 18-stage ripple counter in the non-programmable COP watchdog generates a reset. The timeout period is 65.536 ms when  $f_{OSC} = 4$  MHz. The timeout period for the non-programmable COP timer is a direct function of the crystal frequency. The equation is:

Timeout period =  $\frac{262,144}{f_{OSC}}$ 

Two memory locations control operation of the non-programmable COP watchdog:

1. Non-programmable COP enable bit (NCOPE) in mask option register 2 (MOR2)

Programming the NCOPE bit in MOR2 to a logic 1 enables the non-programmable COP watchdog. See **9.5.3 Mask Option Register 2**.

**NOTE:** Writing a logic 1 to the programmable COP enable bit (PCOPE) in the COP control register enables the programmable COP watchdog. Setting the PCOPE bit while the NCOPE bit is programmed to logic 1 enables both COP watchdogs to operate at the same time.

**Technical Data** 



2. COP clear bit (COPC) at address \$1FF0

To clear the non-programmable COP watchdog and start a new COP timeout period, write a logic 0 to bit 0 of address \$1FF0. Reading address \$1FF0 returns the mask option register 1 (MOR1) data at that location. See **9.5.2 Mask Option Register 1**.

**NOTE:** The non-programmable watchdog COP is disabled in bootloader mode, even if the NCOPE bit is programmed.

Figure 5-4 is a diagram of the non-programmable COP.





#### 5.3.4 Clock Monitor Reset

When the CME bit in the COP control register is set, the clock monitor detects the absence of the internal bus clock for a certain period of time. The timeout period depends on processing parameters and varies from 5  $\mu$ s to 100  $\mu$ s, which implies that systems using a bus clock rate of 200 kHz or less should not use the clock monitor function.

If a slow or absent clock is detected, the clock monitor causes a system reset. The reset is issued to the external system for four bus cycles using the bidirectional  $\overrightarrow{\text{RESET}}$  pin.

Special consideration is required when using the STOP instruction with the clock monitor. Since STOP causes the system clocks to halt, the clock monitor issues a system reset when STOP is executed.



The clock monitor is a useful backup to the COP watchdog system. Because the watchdog timer requires a clock to function, it cannot indicate a system clock failure. The clock monitor would detect such a condition and force the MCU to a reset state. Clocks are not required for the MCU to reach a reset condition. They are, however, required to bring the MCU through the reset sequence and back to run condition.

**Technical Data** 



# Section 6. Low-Power Modes

### 6.1 Contents

| 6.2   | Introduction                               | 69 |
|-------|--------------------------------------------|----|
| 6.3   | Stop Mode                                  | 69 |
| 6.3.1 | SCI During Stop Mode                       | 71 |
| 6.3.2 | SPI During Stop Mode                       | 71 |
| 6.3.3 | Programmable COP Watchdog in Stop Mode     | 71 |
| 6.3.4 | Non-Programmable COP Watchdog in Stop Mode | 73 |
| 6.4   | Wait Mode.                                 | 73 |
| 6.4.1 | Programmable COP Watchdog in Wait Mode     | 75 |
| 6.4.2 | Non-Programmable COP Watchdog in Wait Mode | 75 |
| 6.5   | Data-Retention Mode                        | 75 |

### 6.2 Introduction

This section describes the three low-power modes:

- Stop mode
- Wait mode
- Data-retention mode

## 6.3 Stop Mode

The STOP instruction places the microcontroller unit (MCU) in its lowest power consumption mode. In stop mode, the internal oscillator is turned off, halting all internal processing including timer, serial communications interface (SCI), and master mode serial peripheral interface (SPI) operation. See Figure 6-1.

MC68HC705C8A — Rev. 3



Low-Power Modes



Figure 6-1. Stop/Wait Mode Function Flowchart

During stop mode, the I bit in the condition code register (CCR) is cleared to enable external interrupts. All other registers and memory remain unaltered. All input/output (I/O) lines remain unchanged. The processor can be brought out of stop mode only by an external interrupt or reset.



#### 6.3.1 SCI During Stop Mode

When the MCU enters stop mode, the baud rate generator stops, halting all SCI activity. If the STOP instruction is executed during a transmitter transfer, that transfer is halted. If a low input to the IRQ pin is used to exit stop mode, the transfer resumes.

If the SCI receiver is receiving data and stop mode is entered, received data sampling stops because the baud rate generator stops, and all subsequent data is lost. Therefore, all SCI transfers should be in the idle state when the STOP instruction is executed.

#### 6.3.2 SPI During Stop Mode

When the MCU enters stop mode, the baud rate generator stops, terminating all master mode SPI operations. If the STOP instruction is executed during an SPI transfer, that transfer halts until the MCU exits stop mode by a low signal on the IRQ pin. If reset is used to exit stop mode, the SPI control and status bits are cleared, and the SPI is disabled.

If the MCU is in slave mode when the STOP instruction is executed, the slave SPI continues to operate and can still accept data and clock information in addition to transmitting its own data back to a master device. At the end of a possible transmission with a slave SPI in stop mode, no flags are set until a low on the IRQ pin wakes up the MCU.

**NOTE:** Although a slave SPI in stop mode can exchange data with a master SPI, the status bits of a slave SPI are inactive in stop mode.

### 6.3.3 Programmable COP Watchdog in Stop Mode

The STOP instruction turns off the internal oscillator and suspends the computer operating properly (COP) watchdog counter. If the RESET pin brings the MCU out of stop mode, the reset function clears and disables the COP watchdog.

If the  $\overline{IRQ}$  pin brings the MCU out of stop mode, the COP counter resumes counting from its suspended value after the 4064-t<sub>CYC</sub> clock stabilization delay. See Figure 6-2.

| MC68HC705C8A — Rev. | 3 |
|---------------------|---|
|---------------------|---|



Low-Power Modes

**NOTE:** If the clock monitor is enabled (CME = 1), the STOP instruction causes the clock monitor to time out and reset the MCU.



Figure 6-2. Programmable COP Watchdog in Stop Mode (PCOPE = 1) Flowchart

Technical Data

MC68HC705C8A — Rev. 3

Low-Power Modes


#### 6.3.4 Non-Programmable COP Watchdog in Stop Mode

The STOP instruction has these effects on the non-programmable COP watchdog:

- Turns off the oscillator and the COP watchdog counter
- Clears the COP watchdog counter

If the  $\overline{\text{RESET}}$  pin brings the MCU out of stop mode, the COP watchdog begins counting immediately. The reset function clears the COP counter again after the 4064-t<sub>CYC</sub> clock stabilization delay.

If the  $\overline{IRQ}$  pin brings the MCU out of stop mode, the COP watchdog begins counting immediately. The IRQ function does not clear the COP counter again after the 4064-t<sub>CYC</sub> clock stabilization delay. See **Figure 6-3**.

**NOTE:** If the clock monitor is enabled (CME = 1), the STOP instruction causes it to time out and reset the MCU.

# 6.4 Wait Mode

The WAIT instruction places the MCU in an intermediate power consumption mode. All central processor unit (CPU) activity is suspended, but the oscillator, capture/compare timer, SCI, and SPI remain active. Any interrupt or reset brings the MCU out of wait mode. See **Figure 6-1**.

The WAIT instruction has these effects on the CPU:

- Clears the I bit in the condition code register, enabling interrupts
- Stops the CPU clock, but allows the internal clock to drive the capture/compare timer, SCI, and SPI

The WAIT instruction does not affect any other registers or I/O lines. The capture/compare timer, SCI, and SPI can be enabled to allow a periodic exit from wait mode.

MC68HC705C8A — Rev. 3



Low-Power Modes



Figure 6-3. Non-Programmable COP Watchdog in Stop Mode (NCOPE = 1) Flowchart

Technical Data

MC68HC705C8A — Rev. 3

Low-Power Modes



#### 6.4.1 Programmable COP Watchdog in Wait Mode

The programmable COP watchdog is active during wait mode. Software must periodically bring the MCU out of wait mode to clear the programmable COP watchdog.

#### 6.4.2 Non-Programmable COP Watchdog in Wait Mode

The non-programmable COP watchdog is active during wait mode. Software must periodically bring the MCU out of wait mode to clear the non-programmable COP watchdog.

## 6.5 Data-Retention Mode

In data-retention mode, the MCU retains random-access memory (RAM) contents and CPU register contents at  $V_{DD}$  voltages as low as 2.0 Vdc. The data-retention feature allows the MCU to remain in a low power-consumption state during which it retains data, but the CPU cannot execute instructions.

To put the MCU in data-retention mode:

- 1. Drive the  $\overline{\text{RESET}}$  pin to logic 0.
- 2. Lower V<sub>DD</sub> voltage. The RESET pin must remain low continuously during data-retention mode.

To take the MCU out of data-retention mode:

- 1. Return V<sub>DD</sub> to normal operating voltage.
- 2. Return the  $\overline{\text{RESET}}$  pin to logic 1.

MC68HC705C8A — Rev. 3



Low-Power Modes

**Technical Data** 

MC68HC705C8A — Rev. 3

Low-Power Modes

#### For More Information On This Product, Go to: www.freescale.com



# Section 7. Parallel Input/Output (I/O)

# 7.1 Contents

| 7.2   | Introduction                |
|-------|-----------------------------|
| 7.3   | Port A                      |
| 7.3.1 | Port A Data Register78      |
| 7.3.2 | Data Direction Register A79 |
| 7.3.3 | Port A Logic                |
| 7.4   | Port B                      |
| 7.4.1 | Port B Data Register81      |
| 7.4.2 | Data Direction Register B82 |
| 7.4.3 | Port B Logic                |
| 7.5   | Port C                      |
| 7.5.1 | Port C Data Register85      |
| 7.5.2 | Data Direction Register C86 |
| 7.5.3 | Port C Logic                |
| 7.6   | Port D                      |

## 7.2 Introduction

This section describes the programming of ports A, B, C, and D.



# 7.3 Port A

Port A is an 8-bit, general-purpose, bidirectional input/output (I/O) port.

#### 7.3.1 Port A Data Register

The port A data register (PORTA) shown in **Figure 7-1** contains a data latch for each of the eight port A pins. When a port A pin is programmed to be an output, the state of its data register bit determines the state of the output pin. When a port A pin is programmed to be an input, reading the port A data register returns the logic state of the pin.



|                 | Bit 7               | 6   | 5   | 4   | 3   | 2   | 1   | Bit 0 |  |  |
|-----------------|---------------------|-----|-----|-----|-----|-----|-----|-------|--|--|
| Read:<br>Write: | PA7                 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0   |  |  |
| Reset:          | Unaffected by reset |     |     |     |     |     |     |       |  |  |

#### Figure 7-1. Port A Data Register (PORTA)

PA7-PA0 - Port A Data Bits

These read/write bits are software programmable. Data direction of each bit is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

Technical Data



#### 7.3.2 Data Direction Register A

The contents of data direction register A (DDRA) shown in **Figure 7-2** determine whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the associated port A pin; a logic 0 disables the output buffer. A reset clears all DDRA bits, configuring all port A pins as inputs.



Figure 7-2. Data Direction Register A (DDRA)

DDRA7–DDRA0 — Port A Data Direction Bits

These read/write bits control port A data direction. Reset clears bits DDRA7–DDRA0.

1 = Corresponding port A pin configured as output

0 = Corresponding port A pin configured as input

**NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing DDRA bits from logic 0 to logic 1.

MC68HC705C8A — Rev. 3



#### 7.3.3 Port A Logic



Figure 7-3 is a diagram of the port A I/O logic.

Figure 7-3. Port A I/O Logic

When a port A pin is programmed to be an output, the state of its data register bit determines the state of the output pin. When a port A pin is programmed to be an input, reading the port A data register returns the logic state of the pin.

The data latch can always be written, regardless of the state of its DDRA bit. **Table 7-1** summarizes the operation of the port A pins.

| DDRA Bit | I/O Pin Mode               | Accesses to DDRA | Accesses to PORTA |                        |  |  |
|----------|----------------------------|------------------|-------------------|------------------------|--|--|
| DDRA BI  | NO FILI MODE               | Read/Write       | Read              | Write                  |  |  |
| 0        | Input, Hi-Z <sup>(1)</sup> | DDRA7-DDRA0      | Pin               | PA7-PA0 <sup>(2)</sup> |  |  |
| 1        | Output                     | DDRA7-DDRA0      | PA7-PA0           | PA7-PA0                |  |  |

 Table 7-1. Port A Pin Functions

1. Hi-Z = high impedance

2. Writing affects data register but does not affect input.

**NOTE:** To avoid excessive current draw, tie all unused input pins to  $V_{DD}$  or  $V_{SS}$ , or change I/O pins to outputs by writing to DDRA in user code as early as possible.

**Technical Data** 



## 7.4 Port B

Port B is an 8-bit, general-purpose, bidirectional I/O port. Port B pins can also be configured to function as external interrupts. The port B pullup devices are enabled in mask option register 1 (MOR1). See 9.5.2 Mask Option Register 1 and 4.3.3 Port B Interrupts.

#### 7.4.1 Port B Data Register

The port B data register (PORTB) shown in **Figure 7-4** contains a data latch for each of the eight port B pins.

Address: \$0001

|                 | Bit 7               | 6   | 5   | 4   | 3   | 2   | 1   | Bit 0 |  |
|-----------------|---------------------|-----|-----|-----|-----|-----|-----|-------|--|
| Read:<br>Write: | PB7                 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0   |  |
| Reset:          | Unaffected by reset |     |     |     |     |     |     |       |  |

#### Figure 7-4. Port B Data Register (PORTB)

PB7-PB0 - Port B Data Bits

These read/write bits are software programmable. Data direction of each bit is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.



#### 7.4.2 Data Direction Register B

The contents of data direction register B (DDRB) shown in **Figure 7-5** determine whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the associated port B pin; a logic 0 disables the output buffer. A reset clears all DDRB bits, configuring all port B pins as inputs. If the pullup devices are enabled by mask option, setting a DDRB bit to a logic 1 turns off the pullup device for that pin.



Figure 7-5. Data Direction Register B (DDRB)

DDRB7–DDRB0 — Port B Data Direction Bits

These read/write bits control port B data direction. Reset clears bits DDRB7–DDRB0.

- 1 = Corresponding port B pin configured as output
- 0 = Corresponding port B pin configured as input
- **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing DDRB bits from logic 0 to logic 1.

Technical Data

MC68HC705C8A — Rev. 3

82



# Freescale Semiconductor, Inc.

#### 7.4.3 Port B Logic

Figure 7-6 shows the port B I/O logic.



#### Figure 7-6. Port B I/O Logic

**Technical Data** 

Parallel Input/Output (I/O) For More Information On This Product, Go to: www.freescale.com Parallel Input/Output (I/O)

When a port B pin is programmed as an output, reading the port bit reads the value of the data latch and not the voltage on the pin itself. When a port B pin is programmed as an input, reading the port bit reads the voltage level on the pin. The data latch can always be written, regardless of the state of its DDRB bit.

| DDRB Bit | I/O Pin Mode               | Accesses to DDRB | Accesses to PORTB |                        |  |  |
|----------|----------------------------|------------------|-------------------|------------------------|--|--|
|          |                            | Read/Write       | Read              | Write                  |  |  |
| 0        | Input, Hi-Z <sup>(1)</sup> | DDRB7-DDRB0      | Pin               | PB7-PB0 <sup>(2)</sup> |  |  |
| 1        | Output                     | DDRB7-DDRB0      | PB7–PB0           | PB7–PB0                |  |  |

1. Hi-Z = high impedance

2. Writing affects data register but does not affect input.

**NOTE:** To avoid excessive current draw, tie all unused input pins to  $V_{DD}$  or  $V_{SS}$ , or for I/O pins change to outputs by writing to DDRB in user code as early as possible.

Technical Data



# 7.5 Port C

Port C is an 8-bit, general-purpose, bidirectional I/O port. PC7 has a high current sink and source capability.

#### 7.5.1 Port C Data Register

The port C data register (PORTC) shown in **Figure 7-7** contains a data latch for each of the eight port C pins. When a port C pin is programmed to be an output, the state of its data register bit determines the state of the output pin. When a port C pin is programmed to be an input, reading the port C data register returns the logic state of the pin.



Figure 7-7. Port C Data Register (PORTC)

PC7-PC0 - Port C Data Bits

These read/write bits are software programmable. Data direction of each bit is under the control of the corresponding bit in data direction register C. PC7 has a high current sink and source capability. Reset has no effect on port C data.



Parallel Input/Output (I/O)

#### 7.5.2 Data Direction Register C

The contents of data direction register C (DDRC) shown in **Figure 7-8** determine whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the associated port C pin; a logic 0 disables the output buffer. A reset clears all DDRC bits, configuring all port C pins as inputs.



Figure 7-8. Data Direction Register C (DDRC)

DDRC7–DDRC0 — Port C Data Direction Bits

These read/write bits control port C data direction. Reset clears bits DDRC7–DDRC0.

- 1 = Corresponding port C pin configured as output
- 0 = Corresponding port C pin configured as input
- **NOTE:** Avoid glitches on port C pins by writing to the port C data register before changing DDRC bits from logic 0 to logic 1.

Technical Data



**Technical Data** 

#### 7.5.3 Port C Logic

Figure 7-9 shows port C I/O logic.



Figure 7-9. Port C I/O Logic

When a port C pin is programmed as an output, reading the port bit reads the value of the data latch and not the voltage on the pin. When a port C pin is programmed as an input, reading the port bit reads the voltage level on the pin. The data latch can always be written, regardless of the state of its DDRC bit. **Table 7-3** summarizes the operation of the port C pins.

| Table 7-3 | . Port C Pin | Functions |
|-----------|--------------|-----------|
|-----------|--------------|-----------|

|          | DDRC Bit | I/O Pin Mode               | Accesses to DDRC | Accesses to PORTC |                        |  |  |
|----------|----------|----------------------------|------------------|-------------------|------------------------|--|--|
| DDRC BIL | DDRC BI  |                            | Read/Write       | Read              | Write                  |  |  |
|          | 0        | Input, Hi-Z <sup>(1)</sup> | DDRC7-DDRC0      | Pin               | PC7-PC0 <sup>(2)</sup> |  |  |
|          | 1        | Output                     | DDRC7-DDRC0      | PC7–PC0           | PC7-PC0                |  |  |

1. Hi-Z = high impedance

2. Writing affects data register but does not affect input.

**NOTE:** To avoid excessive current draw, tie all unused input pins to  $V_{DD}$  or  $V_{SS}$  or change I/O pins to outputs by writing to DDRC in user code as early as possible.

MC68HC705C8A — Rev. 3

MOTOROLA



# 7.6 Port D

Port D is a 7-bit, special-purpose, input-only port that has no data register. Reading address \$0003 returns the logic states of the port D pins.

Port D shares pins PD5–PD2 with the serial peripheral interface module (SPI). When the SPI is enabled, PD5–PD2 read as logic 0s. When the SPI is disabled, reading address \$0003 returns the logic states of the PD5–PD2 pins.

Port D shares pins PD1 and PD0 with the SCI module. When the SCI is enabled, PD1 and PD0 read as logic 0s. When the SCI is disabled, reading address \$0003 returns the logic states of the PD1 and PD0 pins.



Figure 7-10. Port D Fixed Input Register (PORTD)

Technical Data



# Section 8. Capture/Compare Timer

# 8.1 Contents

| 8.2   | Introduction                |
|-------|-----------------------------|
| 8.3   | Timer Operation             |
| 8.3.1 | Input Capture               |
| 8.3.2 | Output Compare93            |
| 8.4   | Timer I/O Registers         |
| 8.4.1 | Timer Control Register94    |
| 8.4.2 | Timer Status Register96     |
| 8.4.3 | Timer Registers97           |
| 8.4.4 | Alternate Timer Registers   |
| 8.4.5 | Input Capture Registers100  |
| 8.4.6 | Output Compare Registers101 |
|       |                             |

# 8.2 Introduction

This section describes the operation of the 16-bit capture/compare timer. **Figure 8-1** shows the structure of the timer module. **Figure 8-2** is a summary of the timer input/output (I/O) registers.

# 8.3 Timer Operation

The core of the capture/compare timer is a 16-bit free-running counter. The counter is the timing reference for the input capture and output compare functions. The input capture and output compare functions can latch the times at which external events occur, measure input waveforms, and generate output waveforms and timing delays. Software can read the value in the counter at any time without affecting the counter sequence.

MC68HC705C8A — Rev. 3



**Capture/Compare Timer** 



Figure 8-1. Timer Block Diagram

Technical Data



| Addr.  | Register Name                                           |                 | Bit 7  | 6         | 5      | 4                | 3              | 2      | 1     | Bit 0 |
|--------|---------------------------------------------------------|-----------------|--------|-----------|--------|------------------|----------------|--------|-------|-------|
| \$0012 | Timer Control Register<br>(TCR)                         | Read:<br>Write: | ICIE   | OCIE      | TOIE   | 0                | 0              | 0      | IEDG  | OLVL  |
|        | See page 94.                                            | Reset:          | 0      | 0         | 0      | 0                | 0              | 0      | U     | 0     |
|        | Timer Status Register                                   | Read:           | ICF    | OCF       | TOF    | 0                | 0              | 0      | 0     | 0     |
| \$0013 | (TSR)                                                   | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 96.                                            | Reset:          | U      | U         | U      | 0                | 0              | 0      | 0     | 0     |
|        | Input Capture Register                                  | Read:           | Bit 15 | Bit 14    | Bit 13 | Bit 12           | Bit 11         | Bit 10 | Bit 9 | Bit 8 |
| \$0014 | High (ICRH)                                             | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 100.                                           | Reset:          |        |           |        | Unaffecte        | ed by reset    |        |       |       |
|        | Input Capture Register                                  | Read:           | Bit 7  | Bit 6     | Bit 5  | Bit 4            | Bit 3          | Bit 2  | Bit 1 | Bit 0 |
| \$0015 | Low (ICRL)                                              | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 100.                                           | Reset:          |        |           |        | Unaffecte        | ed by reset    |        |       |       |
| \$0016 | Output Compare Register<br>High (OCRH)<br>See page 101. | Read:<br>Write: | Bit 15 | Bit 14    | Bit 13 | Bit 12           | Bit 11         | Bit 10 | Bit 9 | Bit 8 |
|        | See page 101.                                           | Reset:          |        |           |        | Unaffect         | ed by reset    |        |       |       |
| \$0017 | Output Compare Register<br>Low (OCRL)                   | Read:<br>Write: | Bit 7  | Bit 6     | Bit 5  | Bit 4            | Bit 3          | Bit 2  | Bit 1 | Bit 0 |
|        | See page 101.                                           | Reset:          |        |           | 1      | Unaffect         | ed by reset    |        |       |       |
|        | Timer Register High                                     | Read:           | Bit 15 | Bit 14    | Bit 13 | Bit 12           | Bit 11         | Bit 10 | Bit 9 | Bit 8 |
| \$0018 | (TRH)                                                   | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 97.                                            | Reset:          |        |           |        | Reset initializ  | es TRH to \$F  | F      |       |       |
|        | Timer Register Low                                      | Read:           | Bit 7  | Bit 6     | Bit 5  | Bit 4            | Bit 3          | Bit 2  | Bit 1 | Bit 0 |
| \$0019 | (TRL)                                                   | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 97.                                            | Reset:          |        |           | ŀ      | Reset initializ  | es TRL to \$F  | C      |       |       |
|        | Alternate Timer Register                                | Read:           | Bit 15 | Bit 14    | Bit 13 | Bit 12           | Bit 11         | Bit 10 | Bit 9 | Bit 8 |
| \$001A | High (ATRH)                                             | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 99.                                            | Reset:          |        |           | R      | eset initialize  | es ATRH to \$  | FF     |       |       |
|        | Alternate Timer Register                                | Read:           | Bit 7  | Bit 6     | Bit 5  | Bit 4            | Bit 3          | Bit 2  | Bit 1 | Bit 0 |
| \$001B | Low (ATRL)                                              | Write:          |        |           |        |                  |                |        |       |       |
|        | See page 99.                                            | Reset:          |        |           | R      | Reset initialize | es ATRL to \$I | FC     |       |       |
|        |                                                         |                 |        | = Unimple | mented | U = Unaffeo      | cted           |        |       |       |

# Figure 8-2. Timer I/O Register Summary

| MC68HC705C8A | — Rev. 3 |
|--------------|----------|
|--------------|----------|

**Capture/Compare Timer** 

Because of the 16-bit timer architecture, the I/O registers for the input capture and output compare functions are pairs of 8-bit registers.

Because the counter is 16 bits long and preceded by a fixed divide-by-four prescaler, the counter rolls over every 262,144 internal clock cycles. Timer resolution with a 4-MHz crystal is 2  $\mu$ s.

#### 8.3.1 Input Capture

The input capture function can record the time at which an external event occurs. When the input capture circuitry detects an active edge on the input capture pin (TCAP), it latches the contents of the timer registers into the input capture registers. The polarity of the active edge is programmable.

Latching values into the input capture registers at successive edges of the same polarity measures the period of the input signal on the TCAP pin. Latching the counter values at successive edges of opposite polarity measures the pulse width of the signal. **Figure 8-3** shows the logic of the input capture function.



Figure 8-3. Input Capture Operation

Technical Data



Semiconductor, Inc

reescale

# Freescale Semiconductor, Inc.

#### 8.3.2 Output Compare

The output compare function can generate an output signal when the 16-bit counter reaches a selected value. Software writes the selected value into the output compare registers. On every fourth internal clock cycle the output compare circuitry compares the value of the counter to the value written in the output compare registers. When a match occurs, the timer transfers the programmable output level bit (OLVL) from the timer control register to the output compare pin (TCMP).

Software can use the output compare register to measure time periods, to generate timing delays, or to generate a pulse of specific duration or a pulse train of specific frequency and duty cycle on the TCMP pin. **Figure 8-4** shows the logic of the output compare function.



Figure 8-4. Output Compare Operation

**Technical Data** 

Capture/Compare Timer For More Information On This Product, Go to: www.freescale.com



**Capture/Compare Timer** 

## 8.4 Timer I/O Registers

These registers control and monitor the timer operation:

- Timer control register (TCR)
- Timer status register (TSR)
- Timer registers (TRH and TRL)
- Alternate timer registers (ATRH and ATRL)
- Input capture registers (ICRH and ICRL)
- Output compare registers (OCRH and OCRL)

#### 8.4.1 Timer Control Register

The timer control register (TCR) as shown in **Figure 8-5** performs these functions:

- Enables input capture interrupts
- Enables output compare interrupts
- Enables timer overflow interrupts
- Controls the active edge polarity of the TCAP signal
- Controls the active level of the TCMP output

#### Address: \$0012



U = Unaffected

# Figure 8-5. Timer Control Register (TCR)



ICIE — Input Capture Interrupt Enable Bit

This read/write bit enables interrupts caused by an active signal on the TCAP pin. Reset clears the ICIE bit.

- 1 = Input capture interrupts enabled
- 0 = Input capture interrupts disabled
- OCIE Output Compare Interrupt Enable Bit

This read/write bit enables interrupts caused by an active signal on the TCMP pin. Reset clears the OCIE bit.

- 1 = Output compare interrupts enabled
- 0 = Output compare interrupts disabled
- TOIE Timer Overflow Interrupt Enable Bit

This read/write bit enables interrupts caused by a timer overflow. Reset clears the TOIE bit.

1 = Timer overflow interrupts enabled

- 0 = Timer overflow interrupts disabled
- IEDG Input Edge Bit

The state of this read/write bit determines whether a positive or negative transition on the TCAP pin triggers a transfer of the contents of the timer register to the input capture registers. Reset has no effect on the IEDG bit.

- 1 = Positive edge (low-to-high transition) triggers input capture
- 0 = Negative edge (high-to-low transition) triggers input capture

OLVL — Output Level Bit

The state of this read/write bit determines whether a logic 1 or a logic 0 appears on the TCMP pin when a successful output compare occurs. Reset clears the OLVL bit.

1 = TCMP goes high on output compare

0 = TCMP goes low on output compare

Bits 4–2 — Not used; these bits always read 0



#### 8.4.2 Timer Status Register

The timer status register (TSR) is a read-only register shown in **Figure 8-6** contains flags for these events:

- An active signal on the TCAP pin, transferring the contents of the timer registers to the input capture registers
- A match between the 16-bit counter and the output compare registers, transferring the OLVL bit to the TCMP pin



• A timer rollover from \$FFFF to \$0000

ICF — Input Capture Flag

The ICF bit is set automatically when an edge of the selected polarity occurs on the TCAP pin. Clear the ICF bit by reading the timer status register with ICF set and then reading the low byte (\$0015) of the input capture registers. Reset has no effect on ICF.

- 1 = Input capture
- 0 = No input capture

OCF — Output Compare Flag

The OCF bit is set automatically when the value of the timer registers matches the contents of the output compare registers. Clear the OCF bit by reading the timer status register with OCF set and then reading the low byte (\$0017) of the output compare registers. Reset has no effect on OCF.

- 1 = Output compare
- 0 = No output compare

Technical Data



#### TOF — Timer Overflow Flag

The TOF bit is automatically set when the 16-bit counter rolls over from \$FFFF to \$0000. Clear the TOF bit by reading the timer status register with TOF set and then reading the low byte (\$0019) of the timer registers. Reset has no effect on TOF.

- 1 = Timer overflow
- 0 = No timer overflow

Bits 4-0 - Not used; these bits always read 0

#### 8.4.3 Timer Registers

The read-only timer registers (TRH and TRL) shown in **Figure 8-7** contain the current high and low bytes of the 16-bit counter. Reading TRH before reading TRL causes TRL to be latched until TRL is read. Reading TRL after reading the timer status register clears the timer overflow flag bit (TOF). Writing to the timer registers has no effect.

Bit 7 6 5 4 3 2 1 Bit 0

Register Name and Address: Timer Register High — \$0018

| 5           |                               |            | 0             | 5           |        |        |       |       |  |
|-------------|-------------------------------|------------|---------------|-------------|--------|--------|-------|-------|--|
| Read:       | Bit 15                        | Bit 14     | Bit 13        | Bit 12      | Bit 11 | Bit 10 | Bit 9 | Bit 8 |  |
| Write:      |                               |            |               |             |        |        |       |       |  |
| Reset:      | Reset initializes TRH to \$FF |            |               |             |        |        |       |       |  |
| Register Na | ame and Ad                    | dress: Tim | er Register I | Low — \$001 | 9      |        |       |       |  |
| Read:       | Bit 7                         | Bit 6      | Bit 5         | Bit 4       | Bit 3  | Bit 2  | Bit 1 | Bit 0 |  |
| Write:      |                               |            |               |             |        |        |       |       |  |
| Reset:      | Reset initializes TRL to \$FC |            |               |             |        |        |       |       |  |

\_\_\_\_\_

= Unimplemented

#### Figure 8-7. Timer Registers (TRH and TRL)

#### **Capture/Compare Timer**

Reading TRH returns the current value of the high byte of the counter and causes the low byte to be latched into a buffer, as shown in **Figure 8-8**. The buffer value remains fixed even if the high byte is read more than once. Reading TRL reads the transparent low byte buffer and completes the read sequence of the timer registers.



Figure 8-8. Timer Register Reads

**NOTE:** To prevent interrupts from occurring between readings of TRH and TRL, set the interrupt mask (I bit) in the condition code register before reading TRH, and clear the mask after reading TRL.

#### 8.4.4 Alternate Timer Registers

The alternate timer registers (ATRH and ATRL) shown in **Figure 8-9** contain the current high and low bytes of the 16-bit counter. Reading ATRH before reading ATRL causes ATRL to be latched until ATRL is read. Reading does not affect the timer overflow flag (TOF). Writing to the alternate timer registers has no effect.

**Technical Data** 



Capture/Compare Timer Timer I/O Registers

|             | Bit 7       | 6            | 5           | 4              | 3                 | 2      | 1     | Bit 0 |
|-------------|-------------|--------------|-------------|----------------|-------------------|--------|-------|-------|
| Register Na | ame and Add | dress: Alter | nate Timer  | Register Hig   | h—\$001A          |        |       |       |
| Read:       | Bit 15      | Bit 14       | Bit 13      | Bit 12         | Bit 11            | Bit 10 | Bit 9 | Bit 8 |
| Write:      |             |              |             |                |                   |        |       |       |
| Reset:      |             |              | Re          | set initialize | s ATRH to \$      | FF     |       |       |
| Register Na | ame and Ad  | dress: Alte  | rnate Timer | Register Lov   | <i>w</i> — \$001B |        |       |       |
| Read:       | Bit 7       | Bit 6        | Bit 5       | Bit 4          | Bit 3             | Bit 2  | Bit 1 | Bit 0 |
| Write:      |             |              |             |                |                   |        |       |       |
| Reset:      |             |              | Re          | set initialize | s ATRL to \$      | FC     |       |       |
|             |             | = Unimpler   | nented      |                |                   |        |       |       |

Figure 8-9. Alternate Timer Registers (ATRH and ATRL)

Reading ATRH returns the current value of the high byte of the counter and causes the low byte to be latched into a buffer, as shown in Figure 8-10.



Figure 8-10. Alternate Timer Register Reads

**NOTE:** To prevent interrupts from occurring between readings of ATRH and ATRL, set the interrupt mask (I bit) in the condition code register before reading ATRH, and clear the mask after reading ATRL.

MC68HC705C8A — Rev. 3



#### **Capture/Compare Timer**

#### 8.4.5 Input Capture Registers

When a selected edge occurs on the TCAP pin, the current high and low bytes of the 16-bit counter are latched into the read-only input capture registers (ICRH and ICRL) shown in **Figure 8-11**. Reading ICRH before reading ICRL inhibits further captures until ICRL is read. Reading ICRL after reading the timer status register clears the input capture flag (ICF). Writing to the input capture registers has no effect.

|             | Bit 7      | 6           | 5            | 4            | 3          | 2      | 1     | Bit 0 |
|-------------|------------|-------------|--------------|--------------|------------|--------|-------|-------|
| Register Na | ime and Ad | dress: Inpu | t Capture Re | egister High | — \$0014   |        |       |       |
| Read:       | Bit 15     | Bit 14      | Bit 13       | Bit 12       | Bit 11     | Bit 10 | Bit 9 | Bit 8 |
| Write:      |            |             |              |              |            |        |       |       |
| Reset:      |            |             |              | Unaffecte    | d by reset |        |       |       |
| Register Na | me and Ad  | dress: Inpu | it Capture R | egister Low  | — \$0015   |        |       |       |

= Unimplemented

Figure 8-11. Input Capture Registers (ICRH and ICRL)

**NOTE:** To prevent interrupts from occurring between readings of ICRH and ICRL, set the interrupt mask (I bit) in the condition code register before reading ICRH and clear the mask after reading ICRL.

Freescale

Semiconductor, Inc.

Technical Data



#### 8.4.6 Output Compare Registers

When the value of the 16-bit counter matches the value in the read/write output compare registers (OCRH and OCRL) shown in Figure 8-12, the planned TCMP pin action takes place. Writing to OCRH before writing to OCRL inhibits timer compares until OCRL is written. Reading or writing to OCRL after reading the timer status register clears the output compare flag (OCF).

| Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
|-------|---|---|---|---|---|---|-------|
|-------|---|---|---|---|---|---|-------|

Register Name and Address: Output Compare Register High — \$0016

| Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12    | Bit 11     | Bit 10 | Bit 9 | Bit 8 |
|-----------------|--------|--------|--------|-----------|------------|--------|-------|-------|
| Reset:          |        |        |        | Unaffecte | d by reset |        | I     | I     |

Register Name and Address: Output Compare Register Low - \$0017

| Read:  | Bit 7 | Bit 6 | Bit 5 | Bit 4     | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
|--------|-------|-------|-------|-----------|------------|-------|-------|-------|
| Write: | DIL / | DILO  | DIUD  | DIL 4     | DIL S      | DIL Z | DILI  | DILU  |
| Reset: |       |       |       | Unaffecte | d by reset |       |       |       |

#### Figure 8-12. Output Compare Registers (OCRH and OCRL)

To prevent OCF from being set between the time it is read and the time the output compare registers are updated, use this procedure:

- 1. Disable interrupts by setting the I bit in the condition code register.
- 2. Write to OCRH. Compares are now inhibited until OCRL is written.
- 3. Clear bit OCF by reading the timer status register (TSR).
- 4. Enable the output compare function by writing to OCRL.
- 5. Enable interrupts by clearing the I bit in the condition code register.

MC68HC705C8A — Rev. 3



Capture/Compare Timer

**Technical Data** 



# Section 9. EPROM/OTPROM (PROM)

# 9.1 Contents

| 9.2                                                                         | Introduction                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.3<br>9.3.1<br>9.3.2                                                       | EPROM/OTPROM (PROM) Programming                                                                                                                                                                                                    |
| 9.4<br>9.4.1<br>9.4.2<br>9.4.3<br>9.4.4<br>9.4.5<br>9.4.6<br>9.4.7<br>9.4.8 | PROM Programming Routines.111Program and Verify PROM111Verify PROM Contents.112Secure PROM.112Secure PROM and Verify.113Secure PROM and Dump113Load Program into RAM and Execute.114Execute Program in RAM115Dump PROM Contents115 |
| 9.5<br>9.5.1<br>9.5.2<br>9.5.3<br>9.6                                       | Control Registers       .116         Option Register       .116         Mask Option Register 1       .117         Mask Option Register 2       .118         EPROM Erasing       .119                                               |
| 9.0                                                                         | LFINOWI LIASHIY                                                                                                                                                                                                                    |

# 9.2 Introduction

This section describes erasable, programmable read-only memory/one-time programmable read-only memory (EPROM/OTPROM (PROM)) programming.

MC68HC705C8A — Rev. 3

MOTOROLA



EPROM/OTPROM (PROM)

# 9.3 EPROM/OTPROM (PROM) Programming

The internal PROM can be programmed efficiently using the Motorola MC68HC05PGMR-2 programmer board, which can be purchased from a Motorola-authorized distributor. The user can program the microcontroller unit (MCU) using this printed circuit board (PCB) in conjunction with an EPROM device already programmed with user code.

Only standalone programming is discussed in this section. For more information concerning the MC68HC05PGMR and its usages, contact a local Motorola representative for a copy of the MC68HC05PGMR Programmer Board User's Manual #2, Motorola document number MC68HC05PGMR2/D1.

Refer to Figure 9-1 for an EPROM programming flowchart. Figure 9-2 provides a schematic of the MC68HC05PGMR PCB with the reference designators defined in Table 9-1.

| Reference<br>Designators | Device<br>Type | Ground | +5 V          | +12 V | –12 V | V <sub>PP</sub> | Notes               |
|--------------------------|----------------|--------|---------------|-------|-------|-----------------|---------------------|
| U1                       | 2764           | 14, 20 | 1, 26, 27, 28 | _     |       |                 | 8 K x 8-bit EPROM   |
| U2                       | MCU            | 20     | 40            | _     |       | 3               | 40-pin DIP socket   |
| U3                       | MCU            | 22     | 44            |       |       | 4               | 44-lead PLCC socket |
| U4                       | MC145406       | 9      | 16            | 1     | 8     | -               | Driver/receiver     |
| VR1                      | NMA0512S       | 2.5    | 1             | 6     | 4     | _               | DC-DC converter     |

#### Table 9-1. MC68HC05PGMR PCB Reference Designators

104

MC68HC705C8A — Rev. 3

For More Information On This Product.

Go to: www.freescale.com



EPROM/OTPROM (PROM) EPROM/OTPROM (PROM) Programming



#### Figure 9-1. EPROM/OTPROM Programming Flowchart

**Freescale Semiconductor, Inc.** 

MC68HC705C8A — Rev. 3

MOTOROLA

EPROM/OTPROM (PROM)

For More Information On This Product, Go to: www.freescale.com



# EPROM/OTPROM (PROM)



#### Figure 9-2. PROM Programming Circuit

**Technical Data** 

MC68HC705C8A — Rev. 3

EPROM/OTPROM (PROM)

Notes:



Semiconductor, Inc.

Freescale

# Freescale Semiconductor, Inc.

EPROM/OTPROM (PROM) EPROM/OTPROM (PROM) Programming



Figure 9-2. PROM Programming Circuit (Continued)

MC68HC705C8A — Rev. 3

Semiconductor, Inc

reescale

# **EPROM/OTPROM (PROM)**

To program the PROM MCU, the MCU is installed in the PCB, along with an EPROM device programmed with user code; the MCU is then subjected to a series of routines. The routines necessary to program, verify, and secure the PROM MCU are:

- Program and verify PROM
- Verify PROM contents only
- Secure PROM and verify
- Secure PROM and dump through the serial communications interface (SCI)

Other board routines available to the user are:

- Load program into random-access memory (RAM) and execute
- Execute program in RAM
- Dump PROM contents (binary upload)

The user first configures the MCU for the bootstrap mode of operations by installing a fabricated jumper across pins 1 and 2 of the board's mode select header, J1. Next, the board's mode switches (S3, S4, S5, and S6) are set to determine the routine to be executed after the next reset, as shown in Table 9-2.

| Routine                           | S3  | S4  | S5  | S6  |
|-----------------------------------|-----|-----|-----|-----|
| Program and verify PROM           | Off | Off | Off | Off |
| Verify PROM contents only         | Off | Off | On  | Off |
| Secure PROM contents and verify   | On  | Off | On  | Off |
| Secure PROM contents and dump     | On  | On  | On  | Off |
| Load program into RAM and execute | Off | On  | Off | Off |
| Execute program in RAM            | Off | Off | Off | On  |
| Dump PROM contents                | Off | On  | On  | Off |

**Technical Data**


### 9.3.1 Program Register

The program register (PROG) shown in **Figure 9-3** is used for PROM programming.

Address: \$001C



LAT — Latch Enable Bit

This bit is both readable and writable.

- 1 = Enables PROM data and address bus latches for programming on the next byte write cycle
- 0 = Latch disabled. PROM data and address buses are unlatched for normal CPU operations.

PGM — Program Bit

If LAT is cleared, PGM cannot be set.

- 1 = Enables  $V_{PP}$  power to the PROM for programming
- $0 = V_{PP}$  is disabled.

Bits 1 and 3-7 - Not used; always read 0

MC68HC705C8A — Rev. 3



#### 9.3.2 Preprogramming Steps

Before programming the PROM using an MC68HC05PGMR PCB in standalone mode, the user should ensure that:

- A jumper is installed on pins 1 and 2 of mode select header J1.
- An EPROM is programmed with the necessary user code.
- The erasure window (if any) of the device to be programmed is covered.
- V<sub>DD</sub> of +5 Vdc is available on the board.
- V<sub>PP</sub> is available on the board.
- **NOTE:** If the  $V_{PP}$  level at the MCU exceeds +16 Vdc, then the MC68HC705C8A MCU device will suffer permanent damage.

Once those conditions are met, the user should take these steps before beginning programming:

- 1. Remove the  $V_{PP}$  power source.
- 2. Set switch 1 in the OFF position (removes  $V_{DD}$ ).
- 3. Place the programmed EPROM in socket U1.
- 4. Insert the erased PROM MCU device to be programmed in the proper socket:
  - MC68HC705C8S or MC68HC705C8P in socket U2 (40-pin dual in-line package (DIP)) or
  - MC68HC705C8FN in socket U3 (44-pin plastic leaded chip carrier (PLCC)) with the device notch at the upper right corner of the socket.
- 5. Set switch S2 in the RESET position.
- **NOTE:** No PROM MCU should be inserted in or removed from its board socket (U2 or U3) while  $V_{PP}$  (P1, slot 5) or  $V_{DD}$  (switch 1) is active on the board.

Technical Data



### 9.4 **PROM Programming Routines**

This subsection describes the routines necessary to program, verify, and secure the PROM device, and other routines available to the user.

#### 9.4.1 Program and Verify PROM

The program and verify PROM routine copies the contents of the external EPROM into the MCU PROM with direct correspondence between the addresses. Memory addresses in the MCU that are not implemented in PROM are skipped. Unprogrammed addresses in the EPROM being copied should contain \$00 bytes to speed up the programming process.

To run the program and verify the PROM routine on the PROM MCU, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Restore the  $V_{PP}$  power source.
- 3. Set switches S3, S4, S5, and S6 in the OFF position (selects proper routine).
- 4. Set switch 2 in the OUT position (routine is activated).

The red light-emitting diode (LED) is illuminated, showing that the programming part of the routine is running. The LED goes out when programming is finished. The verification part of the routine now begins. When the green LED is illuminated, verification is successfully completed and the routine is finished.

5. Set switch 2 in the RESET position.

At this point, if no other MCU is to be programmed or secured, remove  $V_{PP}$  power from the board. If another routine is to be performed on the MCU being programmed, the user can then set switches S3, S4, S5, and S6 to the positions necessary to select the next routine, and begin the routine by setting switch 2 to the OUT position. If no other routine is to be performed, remove  $V_{DD}$  from the board and remove the MCU from the programming socket.



EPROM/OTPROM (PROM)

#### 9.4.2 Verify PROM Contents

The verify PROM contents routine is normally run automatically after the PROM is programmed. Direct entry to this routine causes the PROM contents of the MCU to be compared to the contents of the external memory locations of the EPROM at the same addresses.

To invoke the verify PROM contents routine of the MCU, take these steps:

- 1. Set switch 1 in the ON position (restores V<sub>DD</sub>).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switches S3, S4, and S6 in the OFF position.
- 4. Set S5 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated).

The red LED is not illuminated during this routine, since no programming takes place. If verification fails, the routine halts with the failing address in the external memory bus. When the green LED is illuminated, verification is completed successfully and the routine is finished.

6. Set switch 2 in the RESET position.

At this point, if another routine is to be performed on the MCU being programmed, the user can set switches S3, S4, S5, and S6 to the positions necessary to select the next routine and move switch S2 to the OUT position to start the routine. If no other routine is to be performed, remove  $V_{DD}$  from the board and remove the MCU from the programming socket.

#### 9.4.3 Secure PROM

The secure PROM routines are used after the PROM is successfully programmed and verified. Only the SEC bit of the option register (\$1FDF) is programmed, but V<sub>PP</sub> is necessary. Once this bit is programmed, PROM is secure and can be neither verified nor dumped.

**Technical Data** 



#### 9.4.4 Secure PROM and Verify

This routine is used after the PROM is programmed successfully to verify the contents of the MCU PROM against the contents of the EPROM and then to secure the PROM. To accomplish this routine, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Restore  $V_{PP}$  power to the programming board.
- 3. Set switches S4 and S6 in the OFF position.
- 4. Set switches S3 and S5 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated). Execution time for this routine is about one second.
- 6. Set switch 2 in the RESET position when the routine is completed.

No LED is illuminated during this routine. Further, the end of the routine does not mean that the SEC bit was verified. To ensure that security is properly enabled, attempt to perform another verify routine. If the green LED does not light, the PROM has been secured properly.

### 9.4.5 Secure PROM and Dump

This routine is used after the PROM is successfully programmed to dump the contents of the MCU PROM through the SCI (binary upload) and then to secure the PROM. To accomplish this routine, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Restore V<sub>PP</sub> power to the programming board.
- 3. Set switch S6 in the OFF position.
- 4. Set switches S3, S4, and S5 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated). Execution time for this routine is about one second.
- 6. Set switch 2 in the RESET position when the routine is completed.

MC68HC705C8A — Rev. 3

MOTOROLA

Semiconductor, Inc

reescale

**EPROM/OTPROM (PROM)** 

No LED is illuminated during this routine. Further, the end of the routine does not mean that the SEC bit was verified. To ensure that security is properly enabled, attempt to perform another verify routine. If the green LED does not light, the PROM has been secured properly.

### 9.4.6 Load Program into RAM and Execute

In the load program in RAM and execute routine, user programs are loaded via the SCI port and then executed. Data is loaded sequentially starting at address \$0050. After the last byte is loaded, control is transferred to the RAM program starting at \$0051. The first byte loaded is the count of the total number of bytes in the program plus the count byte. The program starts at location \$0051 in RAM. During initialization, the SCI is configured for eight data bits and one stop bit. The baud rate is 4800 with a 2-MHz crystal or 9600 with a 4-MHz crystal.

To load a program into RAM and execute it, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switches S3, S5, and S6 in the OFF position.
- 4. Set switch S4 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated).

The downloaded program starts executing as soon as the last byte is received by the SCI.

Execution of the routine can be held off by setting the byte count in the count byte (the first byte loaded) to a value greater than the number of bytes to be loaded. After loading the last byte, the firmware waits for more data. Program execution does not begin. At this point, placing switch 2 in the RESET position resets the MCU with the RAM data intact. Any other routine can be entered, including the one to execute the program in RAM, simply by setting switches S3–S6 as necessary to select the desired routine, then setting switch 2 in the OUT position.



#### 9.4.7 Execute Program in RAM

This routine allows the MCU to transfer control to a program previously loaded in RAM. This program is executed once bootstrap mode is entered, if switch S6 is in the ON position and switch 2 is in the OUT position, without any firmware initialization. The program must start at location \$0051 to be compatible with the load program in RAM routine.

To run the execute program in RAM routine, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switch S6 in the OFF position.
- 4. Switches S3, S4, and S5 can be in either position.
- 5. Set switch 2 in the OUT position (routine is activated).

**NOTE:** The non-programmable watchdog COP is disabled in bootloader mode, even if the NCOPE bit is programmed.

### 9.4.8 Dump PROM Contents

In the dump PROM contents routine, the PROM contents are dumped sequentially to the SCI output, provided the PROM has not been secured. The first location sent is \$0020 and the last location sent is \$1FFF. Unused locations are skipped so that no gaps exist in the data stream. The external memory address lines indicate the current location being sent. Data is sent with eight data bits and one stop bit at 4800 baud with a 2-MHz crystal or 9600 baud with a 4-MHz crystal.

To run the dump PROM contents routine, take these steps:

- 1. Set switch 1 in the ON position (restores  $V_{DD}$ ).
- 2. Connect  $V_{PP}$  to  $V_{DD}$ .
- 3. Set switches S3 and S6 in the OFF position.
- 4. Set switches S4 and S5 in the ON position.
- 5. Set switch 2 in the OUT position (routine is activated).
- 6. Once PROM dumping is complete, set switch 2 in the RESET position.

MOTOROLA



**EPROM/OTPROM (PROM)** 

### 9.5 Control Registers

This subsection describes the three registers that control memory configuration, PROM security, and IRQ edge or level sensitivity; port B pullups; and non-programmable COP enable/disable.

#### 9.5.1 Option Register

The option register shown in **Figure 9-4** is used to select the IRQ sensitivity, enable the PROM security, and select the memory configuration.



Figure 9-4. Option Register (Option)

- RAM0 Random-Access Memory Control Bit 0
  - 1 = Maps 32 bytes of RAM into page zero starting at address \$0030. Addresses from \$0020 to \$002F are reserved. This bit can be read or written at any time, allowing memory configuration to be changed during program execution.
  - 0 = Provides 48 bytes of PROM at location \$0020-\$005F.
- RAM1 Random-Access Memory Control Bit 1
  - 1 = Maps 96 bytes of RAM into page one starting at address \$0100.
    This bit can be read or written at any time, allowing memory configuration to be changed during program execution.
  - 0 = Provides 96 bytes of PROM at location \$0100.

**Technical Data** 



Semiconductor, Inc.

reescale

SEC — Security Bit

This bit is implemented as an EPROM cell and is not affected by reset.

- 1 = Security enabled
- 0 = Security off; bootloader able to be enabled
- IRQ Interrupt Request Pin Sensitivity Bit

IRQ is set only by reset, but can be cleared by software. This bit can only be written once.

- $1 = \overline{IRQ}$  pin is both negative edge- and level-sensitive.
- $0 = \overline{IRQ}$  pin is negative edge-sensitive only.

Bits 5, 4, and 0 - Not used; always read 0

Bit 2 — Unaffected by reset; reads either 1 or 0

### 9.5.2 Mask Option Register 1

Mask option register 1 (MOR1) shown in **Figure 9-5** is an EPROM register that enables the port B pullup devices. Data from MOR1 is latched on the rising edge of the voltage on the RESET pin. See **4.3.3 Port B Interrupts**.

Address: \$1FF0

|         | Bit 7               | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0  |
|---------|---------------------|-------|-------|-------|-------|-------|-------|--------|
| Read:   | PBPU7               | PBPU6 | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0/ |
| Write:  |                     |       |       |       |       |       |       | COPC   |
| Reset:  | Unaffected by reset |       |       |       |       |       |       |        |
| Erased: | 0                   | 0     | 0     | 0     | 0     | 0     | 0     | 0      |

### Figure 9-5. Mask Option Register 1 (MOR1)

PBPU7–PBPU0/COPC — Port B Pullup Enable Bits 7–0

These EPROM bits enable the port B pullup devices.

1 = Port B pullups enabled

0 = Port B pullups disabled



EPROM/OTPROM (PROM)

NOTE: PBPU0/COPC programmed to a 1 enables the port B pullup bit. This bit is also used to clear the non-programmable COP (MC68HC05C4A type). Writing to this bit to clear the COP will not affect the state of the port B pull-up (bit 0). See 5.3.3 Programmable and Non-Programmable COP Watchdog Resets.

> When using the MC68HC705C8A in an MC68HC705C8 or MC68HSC705C8 application, program locations \$1FF0 and \$1FF1 to \$00.

#### 9.5.3 Mask Option Register 2

Mask option register 2 (MOR2) shown in Figure 9-6 is an EPROM register that enables the non-programmable COP watchdog. Data from MOR2 is latched on the rising edge of the voltage on the RESET pin. See 5.3.3 Programmable and Non-Programmable COP Watchdog Resets.



NCOPE — Non-Programmable COP Watchdog Enable Bit

This EPROM bit enables the non-programmable COP watchdog.

1 = Non-programmable COP watchdog enabled

0 = Non-programmable COP watchdog disabled



### 9.6 EPROM Erasing

The erased state of an EPROM or OTPROM byte is \$00. EPROM devices can be erased by exposure to a high intensity ultraviolet (UV) light with a wave length of 2537 Å. The recommended erasure dosage (UV intensity on a given surface area x exposure time) is 15 Ws/cm<sup>2</sup>. UV lamps should be used without short-wave filters, and the EPROM device should be positioned about one inch from the UV source.

OTPROM devices are shipped in an erased state. Once programmed, they cannot be erased. Electrical erasing procedures cannot be performed on either EPROM or OTPROM devices.

MC68HC705C8A — Rev. 3



EPROM/OTPROM (PROM)

**Technical Data** 



# Section 10. Serial Communications Interface (SCI)

### **10.1 Contents**

| 10.2 Introduction             |
|-------------------------------|
| 10.3 Features                 |
| 10.4 SCI Data Format          |
| 10.5 SCI Operation            |
| 10.5.1 Transmitter            |
| 10.5.2 Receiver               |
| 10.6 SCI I/O Registers        |
| 10.6.1 SCI Data Register      |
| 10.6.2 SCI Control Register 1 |
| 10.6.3 SCI Control Register 2 |
| 10.6.4 SCI Status Register    |
| 10.6.5 Baud Rate Register     |

# **10.2 Introduction**

The serial communications interface (SCI) module allows high-speed asynchronous communication with peripheral devices and other microcontroller units (MCUs).

MC68HC705C8A — Rev. 3



# Serial Communications Interface (SCI)

### **10.3 Features**

Features of the SCI module include:

- Standard mark/space non-return-to-zero format
- Full-duplex operation
- 32 programmable baud rates
- Programmable 8-bit or 9-bit character length
- Separately enabled transmitter and receiver
- Two receiver wakeup methods:
  - Idle line wakeup
  - Address mark wakeup
- Interrupt-driven operation capability with five interrupt flags:
  - Transmitter data register empty
  - Transmission complete
  - Receiver data register full
  - Receiver overrun
  - Idle receiver input
- Receiver framing error detection
- 1/16 bit-time noise detection

# 10.4 SCI Data Format

The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 10-1**.



Serial Communications Interface (SCI) SCI Operation





# 10.5 SCI Operation

The SCI allows full-duplex, asynchronous, RS232 or RS422 serial communication between the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud-rate generator. This subsection describes the operation of the SCI transmitter and receiver.

### 10.5.1 Transmitter

**Figure 10-2** shows the structure of the SCI transmitter. **Figure 10-3** is a summary of the SCI transmitter input/output (I/O) registers.

- Character Length The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCCR1) determines character length. When transmitting 9-bit data, bit T8 in SCCR1 is the ninth bit (bit 8).
- Character Transmission During transmission, the transmit shift register shifts a character out to the PD1/TDO pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register.



# Serial Communications Interface (SCI)



Figure 10-2. SCI Transmitter

Technical Data



Serial Communications Interface (SCI) SCI Operation

| Addr.  | Register Name                     |                 | Bit 7 | 6         | 5      | 4           | 3           | 2     | 1     | Bit 0 |
|--------|-----------------------------------|-----------------|-------|-----------|--------|-------------|-------------|-------|-------|-------|
| \$000D | Baud Rate Register<br>(Baud)      | Read:<br>Write: |       |           | SCP1   | SCP0        |             | SCR2  | SCR1  | SCR0  |
|        | See page 136.                     | Reset:          | U     | U         | 0      | 0           | U           | U     | U     | U     |
| \$000E | SCI Control Register 1<br>(SCCR1) |                 | R8    | Т8        |        | М           | WAKE        |       |       |       |
|        | See page 130.                     | Reset:          | U     | U         |        | U           | U           |       |       |       |
| \$000F | SCI Control Register 2<br>(SCCR2) | Read:<br>Write: | TIE   | TCIE      | RIE    | ILIE        | TE          | RE    | RWU   | SBK   |
|        | See page 131.                     | Reset:          | 0     | 0         | 0      | 0           | 0           | 0     | 0     | 0     |
|        | SCI Status Register               | Read:           | TDRE  | TC        | RDRF   | IDLE        | OR          | NF    | FE    |       |
| \$0010 | (SČSR)                            | Write:          |       |           |        |             |             |       |       |       |
|        | See page 133.                     | Reset:          | 1     | 1         | 0      | 0           | 0           | 0     | 0     | U     |
| \$0011 | SCI Data Register<br>(SCDR)       | Read:<br>Write: | Bit 7 | Bit 6     | Bit 5  | Bit 4       | Bit 3       | Bit 2 | Bit 1 | Bit 0 |
|        | See page 129.                     |                 |       |           |        | Unaffecte   | ed by reset |       |       |       |
|        |                                   | [               |       | = Unimple | mented | U = Unaffec | ted         |       |       |       |

### Figure 10-3. SCI Transmitter I/O Register Summary

Writing a logic 1 to the TE bit in SCI control register 2 (SCCR2) and then writing data to the SCDR begins the transmission. At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, the control logic transfers the SCDR data into the shift register. A logic 0 start bit automatically goes into the least significant bit (LSB) position of the shift register, and a logic 1 stop bit goes into the most significant bit (MSB) position.

When the data in the SCDR transfers to the transmit shift register, the transmit data register empty (TDRE) flag in the SCI status register (SCSR) becomes set. The TDRE flag indicates that the SCDR can accept new data from the internal data bus.

When the shift register is not transmitting a character, the PD1/TDO pin goes to the idle condition, logic 1. If software clears the TE bit during the idle condition, and while TDRE is set, the transmitter relinquishes control of the PD1/TDO pin.



# Serial Communications Interface (SCI)

- Break Characters Writing a logic 1 to the SBK bit in SCCR2 loads the shift register with a break character. A break character contains all logic 0s and has no start and stop bits. Break character length depends on the M bit in SCCR1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character is to guarantee the recognition of the start bit of the next character.
- Idle Characters An idle character contains all logic 1s and has no start or stop bits. Idle character length depends on the M bit in SCCR1. The preamble is a synchronizing idle character that begins every transmission.

Clearing the TE bit during a transmission relinquishes the PD1/TDO pin after the last character to be transmitted is shifted out. The last character may already be in the shift register, or waiting in the SCDR, or it may be a break character generated by writing to the SBK bit. Toggling TE from logic 0 to logic 1 while the last character is in transmission generates an idle character (a preamble) that allows the receiver to maintain control of the PD1/TDO pin.

- Transmitter Interrupts These sources can generate SCI transmitter interrupt requests:
  - Transmit Data Register Empty (TDRE) The TDRE bit in the SCSR indicates that the SCDR has transferred a character to the transmit shift register. TDRE is a source of SCI interrupt requests. The transmission complete interrupt enable bit (TCIE) in SCCR2 is the local mask for TDRE interrupts.
  - Transmission Complete (TC) The TC bit in the SCSR indicates that both the transmit shift register and the SCDR are empty and that no break or idle character has been generated. TC is a source of SCI interrupt requests. The transmission complete interrupt enable bit (TCIE) in SCCR2 is the local mask for TC interrupts.

**Technical Data** 



### 10.5.2 Receiver

**Figure 10-4** shows the structure of the SCI receiver. Refer to **Figure 10-3** for a summary of the SCI receiver I/O registers.







# Serial Communications Interface (SCI)

- Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCCR1) determines character length. When receiving 9-bit data, bit R8 in SCCR1 is the ninth bit (bit 8).
- Character Reception During reception, the receive shift register shifts characters in from the PD0/RDI pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register.

After a complete character shifts into the receive shift register, the data portion of the character is transferred to the SCDR, setting the receive data register full (RDRF) flag. The RDRF flag can be used to generate an interrupt.

 Receiver Wakeup — So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the MCU can be put into a standby state. Setting the receiver wakeup enable (RWU) bit in SCI control register 2 (SCCR2) puts the MCU into a standby state during which receiver interrupts are disabled.

Either of two conditions on the PD0/RDI pin can bring the MCU out of the standby state:

- Idle input line condition If the PD0/RDI pin is at logic 1 long enough for 10 or 11 logic 1s to shift into the receive shift register, receiver interrupts are again enabled.
- Address mark If a logic 1 occurs in the most significant bit position of a received character, receiver interrupts are again enabled.

The state of the WAKE bit in SCCR1 determines which of the two conditions wakes up the MCU.

 Receiver Noise Immunity — The data recovery logic samples each bit 16 times to identify and verify the start bit and to detect noise. Any conflict between noise detection samples sets the noise flag (NF) in the SCSR. The NF bit is set at the same time that the RDRF bit is set.

Freescale Semiconductor, Inc.



- Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error (FE) bit in the SCSR. The FE bit is set at the same time that the RDRF bit is set.
- Receiver Interrupts These sources can generate SCI receiver interrupt requests:
  - Receive Data Register Full (RDRF) The RDRF bit in the SCSR indicates that the receive shift register has transferred a character to the SCDR.
  - Receiver Overrun (OR) The OR bit in the SCSR indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR.
  - Idle Input (IDLE) The IDLE bit in the SCSR indicates that 10 or 11 consecutive logic 1s shifted in from the PD0/RDI pin.

# 10.6 SCI I/O Registers

These I/O registers control and monitor SCI operation:

- SCI data register (SCDR)
- SCI control register 1 (SCCR1)
- SCI control register 2 (SCCR2)
- SCI status register (SCSR)

## 10.6.1 SCI Data Register

The SCI data register (SCDR) shown in **Figure 10-5** is the buffer for characters received and for characters transmitted.

Address: \$0011

|                 | Bit 7 | 6     | 5     | 4         | 3          | 2     | 1     | Bit 0 |
|-----------------|-------|-------|-------|-----------|------------|-------|-------|-------|
| Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4     | Bit 3      | Bit 2 | Bit 1 | Bit 0 |
| Reset:          |       |       |       | Unaffecte | d by reset |       |       |       |

# Figure 10-5. SCI Data Register (SCDR)

MC68HC705C8A — Rev. 3



# Serial Communications Interface (SCI)

#### 10.6.2 SCI Control Register 1

SCI control register 1 (SCCR1) shown in **Figure 10-6** has these functions:

- Stores ninth SCI data bit received and ninth SCI data bit transmitted
- Controls SCI character length
- Controls SCI wakeup method

Address: \$000E



Figure 10-6. SCI Control Register 1 (SCCR1)

R8 — Bit 8 (Received)

When the SCI is receiving 9-bit characters, R8 is the ninth bit of the received character. R8 receives the ninth bit at the same time that the SCDR receives the other eight bits. Reset has no effect on the R8 bit.

T8 — Bit 8 (Transmitted)

When the SCI is transmitting 9-bit characters, T8 is the ninth bit of the transmitted character. T8 is loaded into the transmit shift register at the same time that SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

M — Character Length Bit

This read/write bit determines whether SCI characters are eight or nine bits long. The ninth bit can be used as an extra stop bit, as a receiver wakeup signal, or as a mark or space parity bit. Reset has no effect on the M bit.

1 = 9-bit SCI characters

0 = 8-bit SCI characters

Technical Data



Semiconductor, Inc

reescale

# Freescale Semiconductor, Inc.

Serial Communications Interface (SCI) SCI I/O Registers

WAKE — Wakeup Bit

This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition of the PD0/RDI pin. Reset has no effect on the WAKE bit.

- 1 = Address mark wakeup
- 0 = Idle line wakeup

#### 10.6.3 SCI Control Register 2

SCI control register 2 (SCCR2) shown in **Figure 10-7** has these functions:

- Enables the SCI receiver and SCI receiver interrupts
- Enables the SCI transmitter and SCI transmitter interrupts
- Enables SCI receiver idle interrupts
- Enables SCI transmission complete interrupts
- Enables SCI wakeup
- Transmits SCI break characters

#### Address: \$000F

|                 | Bit 7 | 6    | 5   | 4    | 3  | 2  | 1   | Bit 0 |
|-----------------|-------|------|-----|------|----|----|-----|-------|
| Read:<br>Write: | TIE   | TCIE | RIE | ILIE | TE | RE | RWU | SBK   |
| Reset:          | 0     | 0    | 0   | 0    | 0  | 0  | 0   | 0     |

#### Figure 10-7. SCI Control Register 2 (SCCR2)

TIE — Transmit Interrupt Enable Bit

This read/write bit enables SCI interrupt requests when the TDRE bit becomes set. Reset clears the TIE bit.

- 1 = TDRE interrupt requests enabled
- 0 = TDRE interrupt requests disabled



# Serial Communications Interface (SCI)

TCIE — Transmission Complete Interrupt Enable Bit

This read/write bit enables SCI interrupt requests when the TC bit becomes set. Reset clears the TCIE bit.

- 1 = TC interrupt requests enabled
- 0 = TC interrupt requests disabled
- RIE Receive Interrupt Enable Bit

This read/write bit enables SCI interrupt requests when the RDRF bit or the OR bit becomes set. Reset clears the RIE bit.

- 1 = RDRF interrupt requests enabled
- 0 = RDRF interrupt requests disabled
- ILIE Idle Line Interrupt Enable Bit

This read/write bit enables SCI interrupt requests when the IDLE bit becomes set. Reset clears the ILIE bit.

1 = IDLE interrupt requests enabled

0 = IDLE interrupt requests disabled

TE — Transmit Enable Bit

Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the PD1/TDO pin. Reset clears the TE bit.

- 1 = Transmission enabled
- 0 = Transmission disabled
- RE Receive Enable Bit

Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver and receiver interrupts but does not affect the receiver interrupt flags. Reset clears the RE bit.

- 1 = Receiver enabled
- 0 = Receiver disabled

RWU — Receiver Wakeup Enable Bit

This read/write bit puts the receiver in a standby state. Typically, data transmitted to the receiver clears the RWU bit and returns the receiver to normal operation. The WAKE bit in SCCR1 determines whether an



Semiconductor, Inc.

reescale

# **Freescale Semiconductor, Inc.**

idle input or an address mark brings the receiver out of the standby state. Reset clears the RWU bit.

- 1 = Standby state
- 0 = Normal operation
- SBK Send Break Bit

Setting this read/write bit continuously transmits break codes in the form of 10-bit or 11-bit groups of logic 0s. Clearing the SBK bit stops the break codes and transmits a logic 1 as a start bit. Reset clears the SBK bit.

1 = Break codes being transmitted

0 = No break codes being transmitted

#### 10.6.4 SCI Status Register

The SCI status register (SCSR) shown in **Figure 10-8** contains flags to signal these conditions:

- Transfer of SCDR data to transmit shift register complete
- Transmission complete
- Transfer of receive shift register data to SCDR complete
- Receiver input idle
- Receiver overrun
- Noisy data
- Framing error

#### Address: \$0010





# Serial Communications Interface (SCI)

TDRE — Transmit Data Register Empty Bit

This clearable, read-only bit is set when the data in the SCDR transfers to the transmit shift register. TDRE generates an interrupt request if the TIE bit in SCCR2 is also set. Clear the TDRE bit by reading the SCSR with TDRE set and then writing to the SCDR. Reset sets the TDRE bit. Software must initialize the TDRE bit to logic 0 to avoid an instant interrupt request when turning on the transmitter.

- 1 = SCDR data transferred to transmit shift register
- 0 = SCDR data not transferred to transmit shift register

TC — Transmission Complete Bit

This clearable, read-only bit is set when the TDRE bit is set and no data, preamble, or break character is being transmitted. TC generates an interrupt request if the TCIE bit in SCCR2 is also set. Clear the TC bit by reading the SCSR with TC set and then writing to the SCDR. Reset sets the TC bit. Software must initialize the TC bit to logic 0 to avoid an instant interrupt request when turning on the transmitter.

1 = No transmission in progress

0 = Transmission in progress

#### RDRF — Receive Data Register Full Bit

This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. RDRF generates an interrupt request if the RIE bit in SCCR2 is also set. Clear the RDRF bit by reading the SCSR with RDRF set and then reading the SCDR. Reset clears the RDRF bit.

1 = Received data available in SCDR

0 = Received data not available in SCDR

IDLE — Receiver Idle Bit

This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an interrupt request if the ILIE bit in SCCR2 is also set. Clear the IDLE bit by reading the SCSR with IDLE set, and then reading the SCDR. Reset clears the IDLE bit.

1 = Receiver input idle

0 = Receiver input not idle

**Technical Data** 

Semiconductor, Inc

0

eescal



Serial Communications Interface (SCI) SCI I/O Registers

#### OR — Receiver Overrun Bit

This clearable, read-only bit is set if the SCDR is not read before the receive shift register receives the next word. OR generates an interrupt request if the RIE bit in SCCR2 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading the SCSR with OR set and then reading the SCDR. Reset clears the OR bit.

1 = Receiver shift register full and RDRF = 1

0 = No receiver overrun

NF — Receiver Noise Flag Bit

This clearable, read-only bit is set when noise is detected in data received in the SCI data register. Clear the NF bit by reading the SCSR and then reading the SCDR. Reset clears the NF bit.

- 1 = Noise detected in SCDR
- 0 = No noise detected in SCDR
- FE Receiver Framing Error Bit

This clearable, read-only flag is set when a logic 0 is located where a stop bit should be in the character shifted into the receive shift register. If the received word causes both a framing error and an overrun error, the OR bit is set and the FE bit is not set. Clear the FE bit by reading the SCSR and then reading the SCDR. Reset clears the FE bit.

- 1 = Framing error
- 0 = No framing error



# Serial Communications Interface (SCI)

#### 10.6.5 Baud Rate Register

The baud rate register shown in **Figure 10-9** selects the baud rate for both the receiver and the transmitter.



Figure 10-9. Baud Rate Register (Baud)

SCP1 and SCP0 — SCI Prescaler Select Bits

These read/write bits control prescaling of the baud rate generator clock, as shown in **Table 10-1**. Resets clear both SCP1 and SCP0.

| Table 10-1. Baud Rate Generato | or Clock Prescaling |
|--------------------------------|---------------------|
|--------------------------------|---------------------|

| SCP[1:0] | Baud Rate Generator Clock |
|----------|---------------------------|
| 00       | Internal clock ÷ 1        |
| 01       | Internal clock ÷ 3        |
| 10       | Internal clock ÷ 4        |
| 11       | Internal clock ÷ 13       |

MC68HC705C8A — Rev. 3



Serial Communications Interface (SCI) SCI I/O Registers

#### SCR2-SCR0 - SCI Baud Rate Select Bits

These read/write bits select the SCI baud rate, as shown in **Table 10-2**. Reset has no effect on the SCR2–SCR0 bits.

| SCR[2:1:0] | SCI Baud Rate (Baud)  |
|------------|-----------------------|
| 000        | Prescaled clock ÷ 1   |
| 001        | Prescaled clock ÷ 2   |
| 010        | Prescaled clock ÷ 4   |
| 011        | Prescaled clock ÷ 8   |
| 100        | Prescaled clock ÷ 16  |
| 101        | Prescaled clock ÷ 32  |
| 110        | Prescaled clock ÷ 64  |
| 111        | Prescaled clock ÷ 128 |

#### Table 10-2. Baud Rate Selection

**Table 10-3** shows all possible SCI baud rates derived from crystal frequencies of 2 MHz, 4 MHz, and 4.194304 MHz.

MC68HC705C8A — Rev. 3



# Serial Communications Interface (SCI)

| 000[4-0] | SCR[2:1:0] | SCI Baud Rate            |                          |                                 |  |  |  |
|----------|------------|--------------------------|--------------------------|---------------------------------|--|--|--|
| SCP[1:0] |            | f <sub>OSC</sub> = 2 MHz | f <sub>OSC</sub> = 4 MHz | f <sub>OSC</sub> = 4.194304 MHz |  |  |  |
| 00       | 000        | 62.50 Kbaud              | 125 Kbaud                | 131.1 Kbaud                     |  |  |  |
| 00       | 001        | 31.25 Kbaud              | 62.50 Kbaud              | 65.54 Kbaud                     |  |  |  |
| 00       | 010        | 15.63 Kbaud              | 31.25 Kbaud              | 32.77 Kbaud                     |  |  |  |
| 00       | 011        | 7813 baud                | 15.63 Kbaud              | 16.38 Kbaud                     |  |  |  |
| 00       | 100        | 3906 baud                | 7813 baud                | 8192 baud                       |  |  |  |
| 00       | 101        | 1953 baud                | 3906 baud                | 4096 baud                       |  |  |  |
| 00       | 110        | 976.6 baud               | 1953 baud                | 2048 baud                       |  |  |  |
| 00       | 111        | 488.3 baud               | 976.6 baud               | 1024 baud                       |  |  |  |
| 01       | 000        | 20.83 Kbaud              | 41.67 Kbaud              | 43.69 Kbaud                     |  |  |  |
| 01       | 001        | 10.42 Kbaud              | 20.83 Kbaud              | 21.85 Kbaud                     |  |  |  |
| 01       | 010        | 5208 baud                | 10.42 Kbaud              | 10.92 Kbaud                     |  |  |  |
| 01       | 011        | 2604 baud                | 5208 baud                | 5461 baud                       |  |  |  |
| 01       | 100        | 1302 baud                | 2604 baud                | 2731 baud                       |  |  |  |
| 01       | 101        | 651.0 baud               | 1302 baud                | 1365 baud                       |  |  |  |
| 01       | 110        | 325.5 baud               | 651.0 baud               | 682.7 baud                      |  |  |  |
| 01       | 111        | 162.8 baud               | 325.5 baud               | 341.3 baud                      |  |  |  |
| 10       | 000        | 15.63 Kbaud              | 31.25 Kbaud              | 32.77 Kbaud                     |  |  |  |
| 10       | 001        | 7813 baud                | 15.63 Kbaud              | 16.38 Kbaud                     |  |  |  |
| 10       | 010        | 3906 baud                | 7813 baud                | 8192 baud                       |  |  |  |
| 10       | 011        | 1953 baud                | 3906 baud                | 4906 baud                       |  |  |  |
| 10       | 100        | 976.6 baud               | 1953 baud                | 2048 baud                       |  |  |  |
| 10       | 101        | 488.3 baud               | 976.6 baud               | 1024 baud                       |  |  |  |
| 10       | 110        | 244.1 baud               | 488.3 baud               | 512.0 baud                      |  |  |  |
| 10       | 111        | 122.1 baud               | 244.1 baud               | 256.0 baud                      |  |  |  |
| 11       | 000        | 4808 baud                | 9615 baud                | 10.08 Kbaud                     |  |  |  |
| 11       | 001        | 2404 baud                | 4808 baud                | 5041 baud                       |  |  |  |
| 11       | 010        | 1202 baud                | 2404 baud                | 2521 baud                       |  |  |  |
| 11       | 011        | 601.0 baud               | 1202 baud                | 1260 baud                       |  |  |  |
| 11       | 100        | 300.5 baud               | 601.0 baud               | 630.2 baud                      |  |  |  |
| 11       | 101        | 150.2 baud               | 300.5 baud               | 315.1 baud                      |  |  |  |
| 11       | 110        | 75.12 baud               | 150.2 baud               | 157.5 baud                      |  |  |  |
| 11       | 111        | 37.56 baud               | 75.12 baud               | 78.77 baud                      |  |  |  |

### Table 10-3. Baud Rate Selection Examples



# Section 11. Serial Peripheral Interface (SPI)

# 11.1 Contents

| 11.2 Introduction                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11.3 Features                                                                                                                                               |
| 11.4Operation                                                                                                                                               |
| 11.5 Multiple-SPI Systems145                                                                                                                                |
| 11.6 Serial Clock Polarity and Phase                                                                                                                        |
| 11.7    SPI Error Conditions.    147      11.7.1    Mode Fault Error    147      11.7.2    Write Collision Error    147      11.7.3    Overrun Error    148 |
| 11.8 SPI Interrupts                                                                                                                                         |
| 11.9    SPI I/O Registers                                                                                                                                   |

# 11.2 Introduction

The serial peripheral interface (SPI) module allows full-duplex, synchronous, serial communication with peripheral devices.

MOTOROLA



### **11.3 Features**

Features of the SPI include:

- Full-duplex operation
- Master and slave modes
- Four programmable master mode frequencies (1.05 MHz maximum)
- 2.1-MHz maximum slave mode frequency
- Serial clock with programmable polarity and phase
- End of transmission interrupt flag
- Write collision error flag
- Bus contention error flag

**Figure 11-1** shows the structure of the SPI module. **Figure 11-2** is a summary of the SPI input/output (I/O) registers.





Figure 11-1. SPI Block Diagram



# Serial Peripheral Interface (SPI)



# 11.4 Operation

The master/slave SPI allows full-duplex, synchronous, serial communication between the microcontroller unit (MCU) and peripheral devices, including other MCUs. As the 8-bit shift register of a master SPI transmits each byte to another device, a byte from the receiving device enters the master SPI shift register. A clock signal from the master SPI synchronizes data transmission.

Only a master SPI can initiate transmissions. Software begins the transmission from a master SPI by writing to the SPI data register (SPDR). The SPDR does not buffer data being transmitted from the SPI. Data written to the SPDR goes directly into the shift register and begins the transmission immediately under the control of the serial clock. The transmission ends after eight cycles of the serial clock when the SPI flag (SPIF) becomes set. At the same time that SPIF becomes set, the data shifted into the master SPI from the receiving device transfers to the SPDR. The SPDR buffers data being received by the SPI. Before the master SPI sends the next byte, software must clear the SPIF bit by reading the SPSR and then accessing the SPDR.



In a slave SPI, data enters the shift register under the control of the serial clock from the master SPI. After a byte enters the shift register of a slave SPI, it transfers to the SPDR. To prevent an overrun condition, slave software must then read the byte in the SPDR before another byte enters the shift register and is ready to transfer to the SPDR.

Figure 11-3 shows how a master SPI exchanges data with a slave SPI.



Figure 11-3. Master/Slave Connections

### 11.4.1 Pin Functions in Master Mode

Setting the MSTR bit in the SPI control register (SPCR) configures the SPI for operation in master mode. The master-mode functions of the SPI pins are:

- PD4/SCK (serial clock) In master mode, the PD4/SCK pin is the synchronizing clock output.
- PD3/MOSI (master output, slave input) In master mode, the PD3/MOSI pin is the serial output.
- PD2/MISO (master input, slave output) In master mode, the PD2/MISO pin is configured as the serial input.
- PD5/SS (slave select) In master mode, the PD5/SS pin protects against driver contention caused by the simultaneous operation of two SPIs in master mode. A logic 0 on the PD5/SS pin of a master SPI disables the SPI, clears the MSTR bit, and sets the mode-fault flag (MODF).

MOTOROLA



Serial Peripheral Interface (SPI)

#### 11.4.2 Pin Functions in Slave Mode

Clearing the MSTR bit in the SPCR configures the SPI for operation in slave mode. The slave-mode functions of the SPI pins are:

- PD4/SCK (serial clock) In slave mode, the PD4/SCK pin is the input for the synchronizing clock signal from the master SPI.
- PD3/MOSI (master output, slave input) In slave mode, the PD3/MOSI pin is the serial input.
- PD2/MISO (master input, slave output) In slave mode, the PD2/MISO pin is the serial output.
- PD5/SS (slave select) In slave mode, the PD5/SS pin enables the SPI for data and serial clock reception from a master SPI.

When CPHA = 0, the shift clock is the OR of  $\overline{SS}$  with SCK. In this clock phase mode, SS must go high between successive characters in an SPI message. When CPHA = 1,  $\overline{SS}$  may be left low for several SPI characters. In cases with only one SPI slave MCU, the slave MCU  $\overline{SS}$  line can be tied to V<sub>SS</sub> as long as CPHA = 1 clock modes are used.

The WCOL flag bit can be improperly set when attempting the first transmission after a reset if these conditions are present: MSTR = 0, CPOL = 0, CPHA = 1,  $\overline{SS}$  pin = 0, and SCK pin = 1. The reset states of the CPOL and CPHA bits are 0 and 1, respectively. Under normal operating conditions (CPOL = 0, CPHA = 1), the SCK input will be low.

The incorrect setting of the WCOL bit can be prevented in two ways:

- 1. Send a dummy transmission after reset, clear the WCOL flag, and then proceed with the real transmission.
- 2. Use the MSTR bit in the SPCR (SPI control register). This is accomplished by setting the MSTR bit at the same time the CPOL and CPHA bits are programmed to the desired logic levels. Then, the data register can be written to if desired. After this, the MSTR bit should be set to a logic 0, the SPE (SPI enable bit) should be set to a logic 1, and the CPOL, CPHA, SPR1, and SPR0 bits set to the desired logic levels. If this procedure is followed after a reset and before the first access to the SPDR, the WCOL flag will not be set.

Technical Data


#### Example:

| LDA | #\$1C | ; MSTR = 1, CPOL = 1, CPHA = 1,          |
|-----|-------|------------------------------------------|
|     |       | ; SPR1 = SPR0 = 0                        |
| STA | SPCR  | ; SPI control register                   |
| LDA | #\$4C | ; MSTR = 0, SPE = 1, CPOL = 1, CPHA = 1, |
|     |       | ; SPR1 = SPR0 = 0                        |
| STA | SPCR  | ; SPI control register                   |

### 11.5 Multiple-SPI Systems

In a multiple-SPI system, all PD4/SCK pins are connected together, all PD3/MOSI pins are connected together, and all PD2/MISO pins are connected together.

Before a transmission, one SPI is configured as master and the rest are configured as slaves. Figure 11-4 is a block diagram showing a single master SPI and three slave SPIs.





**Figure 11-5** is another block diagram with two master/slave SPIs and three slave SPIs.



Serial Peripheral Interface (SPI)



Figure 11-5. Two Master/Slaves and Three Slaves Block Diagram

## 11.6 Serial Clock Polarity and Phase

To accommodate the different serial communication requirements of peripheral devices, software can change the phase and polarity of the SPI serial clock. The clock polarity bit (CPOL) and the clock phase bit (CPHA), both in the SPCR, control the timing relationship between the serial clock and the transmitted data. Figure 11-6 shows how the CPOL and CPHA bits affect the clock/data timing.



Figure 11-6. SPI Clock/Data Timing



### **11.7 SPI Error Conditions**

These conditions produce SPI system errors:

- Bus contention caused by multiple master SPIs (mode fault error)
- Writing to the SPDR during a transmission (write-collision error)
- Failing to read the SPDR before the next incoming byte sets the SPIF bit (overrun error)

### 11.7.1 Mode Fault Error

A mode fault error results when a logic 0 occurs on the PD5/SS pin of a master SPI. The MCU takes these actions when a mode fault error occurs:

- Puts the SPI in slave mode by clearing the MSTR bit
- Disables the SPI by clearing the SPE bit
- Sets the MODF bit

### 11.7.2 Write Collision Error

Writing to the SPDR during a transmission causes a write collision error and sets the WCOL bit in the SPSR. Either a master SPI or a slave SPI can generate a write collision error.

- Master A master SPI can cause a write collision error by writing to the SPDR while the previously written byte is still being shifted out to the PD3/MOSI pin. The error does not affect the transmission of the previously written byte, but the byte that caused the error is lost.
- Slave A slave SPI can cause a write collision error in either of two ways, depending on the state of the CPHA bit:
  - CPHA = 0 A slave SPI can cause a write collision error by writing to the SPDR while the PD5/SS pin is at logic 0. The error does not affect the byte in the SPDR, but the byte that caused the error is lost.

Serial Peripheral Interface (SPI)

 CPHA = 1 — A slave SPI can cause a write collision error by writing to the SPDR while receiving a transmission, that is, between the first active SCK edge and the end of the eighth SCK cycle. The error does not affect the transmission from the master SPI, but the byte that caused the error is lost.

### 11.7.3 Overrun Error

Failing to read the byte in the SPDR before a subsequent byte enters the shift register causes an overrun condition. In an overrun condition, all incoming data is lost until software clears SPIF. The overrun condition has no flag.

## 11.8 SPI Interrupts

The SPIF bit in the SPSR indicates a byte has shifted into or out of the SPDR. The SPIF bit is a source of SPI interrupt requests. The SPI interrupt enable bit (SPIE) in the SPCR is the local mask for SPIF interrupts.

The MODF bit in the SPSR indicates a mode error and is a source of SPI interrupt requests. The MODF bit is set when a logic 0 occurs on the PD5/SS pin while the MSTR bit is set. The SPI interrupt enable bit (SPIE) in the SPCR is the local mask for MODF interrupts.

## 11.9 SPI I/O Registers

These input/output (I/O) registers control and monitor SPI operation:

- SPI data register (SPDR)
- SPI control register (SPCR)
- SPI status register (SPSR)

Technical Data



### 11.9.1 SPI Data Register

The SPDR shown in **Figure 11-7** is the read buffer for characters received by the SPI. Writing a byte to the SPDR places the byte directly into the SPI shift register.

Address: \$000C

|                 | Bit 7               | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0 |
|-----------------|---------------------|-------|-------|-------|-------|-------|-------|-------|
| Read:<br>Write: | Bit 7               | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| Reset:          | Unaffected by reset |       |       |       |       |       |       |       |

Figure 11-7. SPI Data Register (SPDR)

### 11.9.2 SPI Control Register

- Enables SPI interrupt requests
- Enables the SPI
- Configures the SPI as master or slave
- Selects serial clock polarity, phase, and frequency





SPIE — SPI Interrupt Enable Bit

This read/write bit enables SPI interrupts. Reset clears the SPIE bit.

- 1 = SPI interrupts enabled
- 0 = SPI interrupts disabled



### Serial Peripheral Interface (SPI)

SPI — SPI Enable Bit

This read/write bit enables the SPI. Reset clears the SPE bit.

- 1 = SPI enabled
- 0 = SPI disabled
- MSTR Master Bit

This read/write bit selects master mode operation or slave mode operation. Reset clears the MSTR bit.

- 1 = Master mode
- 0 = Slave mode
- CPOL Clock Polarity Bit

This read/write bit determines the logic state of the PD4/SCK pin between transmissions. To transmit data between SPIs, the SPIs must have identical CPOL bits. Reset has no effect on the CPOL bit.

1 = PD4/SCK pin at logic 1 between transmissions

0 = PD4/SCK pin at logic 0 between transmissions

CPHA — Clock Phase Bit

This read/write bit controls the timing relationship between the serial clock and SPI data. To transmit data between SPIs, the SPIs must have identical CPHA bits. When CPHA = 0, the PD5/SS pin of the slave SPI must be set to logic 1 between bytes. Reset has no effect on the CPHA bit.

- 1 = Edge following first active edge on PD4/SCK latches data
- 0 = First active edge on PD4/SCK latches data

### SPR1 and SPR0 — SPI Clock Rate Bits

These read/write bits select the master mode serial clock rate, as shown in **Table 11-1**. The SPR1 and SPR0 bits of a slave SPI have no effect on the serial clock. Reset has no effect on SPR1 and SPR0.

### Table 11-1. SPI Clock Rate Selection

| SPR[1:0] | SPI Clock Rate      |
|----------|---------------------|
| 00       | Internal Clock ÷ 2  |
| 01       | Internal Clock ÷ 4  |
| 10       | Internal Clock ÷ 16 |
| 11       | Internal Clock ÷ 32 |

Technical Data



#### 11.9.3 SPI Status Register

The SPSR shown in **Figure 11-9** contains flags to signal these conditions:

- SPI transmission complete
- Write collision
- Mode fault

Address: \$000B



### Figure 11-9. SFI Status Register (S

### SPIF — SPI Flag

This clearable, read-only bit is set each time a byte shifts out of or into the shift register. SPIF generates an interrupt request if the SPIE bit in the SPCR is also set. Clear SPIF by reading the SPSR with SPIF set and then reading or writing the SPDR. Reset clears the SPIF bit.

- 1 = Transmission complete
- 0 = Transmission not complete

WCOL - Write Collision Bit

This clearable, read-only flag is set when software writes to the SPDR while a transmission is in progress. Clear the WCOL bit by reading the SPSR with WCOL set and then reading or writing the SPDR. Reset clears WCOL.

- 1 = Invalid write to SPDR
- 0 = No invalid write to SPDR

MC68HC705C8A — Rev. 3



Serial Peripheral Interface (SPI)

MODF — Mode Fault Bit

This clearable, read-only bit is set when a logic 0 occurs on the PD5/SS pin while the MSTR bit is set. MODF generates an interrupt request if the SPIE bit is also set. Clear the MODF bit by reading the SPSR with MODF set and then writing to the SPCR. Reset clears MODF.

 $1 = PD5/\overline{SS}$  pulled low while MSTR bit set

 $0 = PD5/\overline{SS}$  not pulled low while MSTR bit set

Technical Data



# Section 12. Instruction Set

## 12.1 Contents

| 12.2 Introduction                       |
|-----------------------------------------|
| 12.3 Addressing Modes                   |
| 12.3.1 Inherent                         |
| 12.3.2 Immediate                        |
| 12.3.3 Direct                           |
| 12.3.4 Extended                         |
| 12.3.5 Indexed, No Offset               |
| 12.3.6 Indexed, 8-Bit Offset            |
| 12.3.7 Indexed, 16-Bit Offset           |
| 12.3.8 Relative                         |
| 12.4 Instruction Types                  |
| 12.4.1 Register/Memory Instructions     |
| 12.4.2 Read-Modify-Write Instructions   |
| 12.4.3 Jump/Branch Instructions160      |
| 12.4.4 Bit Manipulation Instructions162 |
| 12.4.5 Control Instructions             |
| 12.5 Instruction Set Summary164         |
| 12.6 Opcode Map                         |



### **12.2 Introduction**

The MCU instruction set has 62 instructions and uses eight addressing modes. The instructions include all those of the M146805 CMOS Family plus one more: the unsigned multiply (MUL) instruction. The MUL instruction allows unsigned multiplication of the contents of the accumulator (A) and the index register (X). The high-order product is stored in the index register, and the low-order product is stored in the accumulator.

### 12.3 Addressing Modes

The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes provide eight different ways for the CPU to find the data required to execute an instruction.

The eight addressing modes are:

- Inherent
- Immediate
- Direct
- Extended
- Indexed, no offset
- Indexed, 8-bit offset
- Indexed, 16-bit offset
- Relative

**Technical Data** 



#### 12.3.1 Inherent

Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no operand address and are one byte long.

### 12.3.2 Immediate

Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no operand address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte.

### 12.3.3 Direct

Direct instructions can access any of the first 256 memory locations with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address.

### 12.3.4 Extended

Extended instructions use three bytes and can access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address.

When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction.

MC68HC705C8A — Rev. 3



## **Instruction Set**

#### 12.3.5 Indexed, No Offset

Indexed instructions with no offset are 1-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the effective address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF.

Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location.

### 12.3.6 Indexed, 8-Bit Offset

Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the effective address of the operand. These instructions can access locations \$0000–\$01FE.

Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode.

### 12.3.7 Indexed, 16-Bit Offset

Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the effective address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset.

Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory.

As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing.

Technical Data



#### 12.3.8 Relative

Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the effective branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of -128 to +127 bytes from the address of the next location after the branch instruction.

When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch.

## **12.4 Instruction Types**

The MCU instructions fall into five categories:

- Register/memory instructions
- Read-modify-write instructions
- Jump/branch instructions
- Bit manipulation instructions
- Control instructions



Instruction Set

### 12.4.1 Register/Memory Instructions

These instructions operate on CPU registers and memory locations. Most of them use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory.

| Instruction                                         | Mnemonic |
|-----------------------------------------------------|----------|
| Add memory byte and carry bit to accumulator        | ADC      |
| Add memory byte to accumulator                      | ADD      |
| AND memory byte with accumulator                    | AND      |
| Bit test accumulator                                | BIT      |
| Compare accumulator                                 | СМР      |
| Compare index register with memory byte             | СРХ      |
| Exclusive OR accumulator with memory byte           | EOR      |
| Load accumulator with memory byte                   | LDA      |
| Load Index register with memory byte                | LDX      |
| Multiply                                            | MUL      |
| OR accumulator with memory byte                     | ORA      |
| Subtract memory byte and carry bit from accumulator | SBC      |
| Store accumulator in memory                         | STA      |
| Store index register in memory                      | STX      |
| Subtract memory byte from accumulator               | SUB      |



#### 12.4.2 Read-Modify-Write Instructions

These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register.

**NOTE:** Do not use read-modify-write operations on write-only registers.

| Instruction                         | Mnemonic            |
|-------------------------------------|---------------------|
| Arithmetic shift left (same as LSL) | ASL                 |
| Arithmetic shift right              | ASR                 |
| Bit clear                           | BCLR <sup>(1)</sup> |
| Bit set                             | BSET <sup>(1)</sup> |
| Clear register                      | CLR                 |
| Complement (one's complement)       | СОМ                 |
| Decrement                           | DEC                 |
| Increment                           | INC                 |
| Logical shift left (same as ASL)    | LSL                 |
| Logical shift right                 | LSR                 |
| Negate (two's complement)           | NEG                 |
| Rotate left through carry bit       | ROL                 |
| Rotate right through carry bit      | ROR                 |
| Test for negative or zero           | TST <sup>(2)</sup>  |

| Table 12-2. Read-Modify-Write | Instructions |
|-------------------------------|--------------|
|-------------------------------|--------------|

1. Unlike other read-modify-write instructions, BCLR and BSET use only direct addressing.

2. TST is an exception to the read-modify-write sequence because it does not write a replacement value.



## Instruction Set

#### 12.4.3 Jump/Branch Instructions

Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed.

The BRCLR and BRSET instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the effective branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from -128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register.

**Technical Data** 



| Instruction                    | Mnemonic |
|--------------------------------|----------|
| Branch if carry bit clear      | BCC      |
| Branch if carry bit set        | BCS      |
| Branch if equal                | BEQ      |
| Branch if half-carry bit clear | BHCC     |
| Branch if half-carry bit set   | BHCS     |
| Branch if higher               | BHI      |
| Branch if higher or same       | BHS      |
| Branch if IRQ pin high         | BIH      |
| Branch if IRQ pin low          | BIL      |
| Branch if lower                | BLO      |
| Branch if lower or same        | BLS      |
| Branch if interrupt mask clear | BMC      |
| Branch if minus                | BMI      |
| Branch if interrupt mask set   | BMS      |
| Branch if not equal            | BNE      |
| Branch if plus                 | BPL      |
| Branch always                  | BRA      |
| Branch if bit clear            | BRCLR    |
| Branch never                   | BRN      |
| Branch if bit set              | BRSET    |
| Branch to subroutine           | BSR      |
| Unconditional jump             | JMP      |
| Jump to subroutine             | JSR      |

### Table 12-3. Jump and Branch Instructions



-

Instruction Set

### 12.4.4 Bit Manipulation Instructions

The CPU can set or clear any writable bit in the first 256 bytes of memory, which includes I/O registers and on-chip RAM locations. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations.

| Instruction         | Mnemonic |
|---------------------|----------|
| Bit clear           | BCLR     |
| Branch if bit clear | BRCLR    |
| Branch if bit set   | BRSET    |
| Bit set             | BSET     |

| Table 12-4. Bit | Manipulation | Instructions |
|-----------------|--------------|--------------|
|-----------------|--------------|--------------|

Technical Data



#### **12.4.5 Control Instructions**

These instructions act on CPU registers and control CPU operation during program execution.

| Instruction                            | Mnemonic |
|----------------------------------------|----------|
| Clear carry bit                        | CLC      |
| Clear interrupt mask                   | CLI      |
| No operation                           | NOP      |
| Reset stack pointer                    | RSP      |
| Return from interrupt                  | RTI      |
| Return from subroutine                 | RTS      |
| Set carry bit                          | SEC      |
| Set interrupt mask                     | SEI      |
| Stop oscillator and enable IRQ pin     | STOP     |
| Software interrupt                     | SWI      |
| Transfer accumulator to index register | TAX      |
| Transfer index register to accumulator | TXA      |
| Stop CPU clock and enable interrupts   | WAIT     |

Instruction Set



**Instruction Set** 

## 12.5 Instruction Set Summary

| Source                                                               | Operation Description                 | I                                                      | Eff<br>C | ect<br>C |   | n | Address<br>Mode | Opcode                                                                                                   | Operand                          | Cycles                                             |                                                               |
|----------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------|----------|----------|---|---|-----------------|----------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|---------------------------------------------------------------|
| Form                                                                 |                                       |                                                        | Η        | I        | Ν | Z | С               | Add                                                                                                      | opo                              | Ope                                                | Š                                                             |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X   | Add with Carry                        | A ← (A) + (M) + (C)                                    | ţ        |          | ţ | ţ | ţ               | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                                                    | A9<br>B9<br>C9<br>D9<br>E9<br>F9 | ii<br>dd<br>hh II<br>ee ff<br>ff                   | 2<br>3<br>4<br>5<br>4<br>3                                    |
| ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry                     | A ← (A) + (M)                                          | ţ        |          | ţ | ţ | ţ               | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                                                    | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff                   | 2<br>3<br>4<br>5<br>4<br>3                                    |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X   | Logical AND                           | $A \gets (A) \land (M)$                                |          |          | ţ | ţ |                 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                                                    | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff                   | 2<br>3<br>4<br>5<br>4<br>3                                    |
| ASL <i>opr</i><br>ASLA<br>ASLX<br>ASL <i>opr</i> ,X<br>ASL ,X        | Arithmetic Shift Left (Same as LSL)   | C                                                      |          |          | ţ | ţ | ţ               | DIR<br>INH<br>INH<br>IX1<br>IX                                                                           | 38<br>48<br>58<br>68<br>78       | dd<br>ff                                           | 5<br>3<br>3<br>6<br>5                                         |
| ASR <i>opr</i><br>ASRA<br>ASRX<br>ASR <i>opr</i> ,X<br>ASR ,X        | Arithmetic Shift Right                |                                                        |          | _        | ţ | ţ | ţ               | DIR<br>INH<br>INH<br>IX1<br>IX                                                                           | 37<br>47<br>57<br>67<br>77       | dd<br>ff                                           | 5<br>3<br>3<br>6<br>5                                         |
| BCC rel                                                              | Branch if Carry Bit Clear             | $PC \leftarrow (PC) + 2 + \mathit{rel} ? C = 0$        | —        | —        | — | — | —               | REL                                                                                                      | 24                               | rr                                                 | 3                                                             |
| BCLR n opr                                                           | Clear Bit n                           | Mn ← 0                                                 |          |          |   |   |                 | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 15<br>17<br>19<br>1B<br>1D       | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BCS rel                                                              | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + <i>rel</i> ? C = 1                     | —        |          | — | — | —               | REL                                                                                                      | 25                               | rr                                                 | 3                                                             |
| BEQ rel                                                              | Branch if Equal                       | PC ← (PC) + 2 + <i>rel</i> ? Z = 1                     | 1-       | _        | — | — | —               | REL                                                                                                      | 27                               | rr                                                 | 3                                                             |
| BHCC rel                                                             | Branch if Half-Carry Bit Clear        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? H = 0$        |          |          | — | — | —               | REL                                                                                                      | 28                               | rr                                                 | 3                                                             |
| BHCS rel                                                             | Branch if Half-Carry Bit Set          | PC ← (PC) + 2 + <i>rel</i> ? H = 1                     | _        | _        | _ | _ | _               | REL                                                                                                      | 29                               | rr                                                 | 3                                                             |
| BHI rel                                                              | Branch if Higher                      | $PC \leftarrow (PC) + 2 + \mathit{rel} ? C \lor Z = 0$ | _        | _        | _ | _ | _               | REL                                                                                                      | 22                               | rr                                                 | 3                                                             |
| BHS rel                                                              | Branch if Higher or Same              | $PC \leftarrow (PC) + 2 + \mathit{rel} ? C = 0$        |          | _        |   |   |                 | REL                                                                                                      | 24                               | rr                                                 | 3                                                             |

### Table 12-6. Instruction Set Summary (Sheet 1 of 6)

Technical Data



| Source                                                             | Operation                             | Description                                                                                                                                                                    | I | Eff | ect<br>CC |   | n | Address<br>Mode                                                                                                      | Opcode                           | Operand                                                                       | Cvcles                                              |
|--------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----------|---|---|----------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------|
| Form                                                               |                                       |                                                                                                                                                                                | Н | I   | Ν         | Z | С | Add                                                                                                                  | obdo                             | Ope                                                                           | Š                                                   |
| BIH rel                                                            | Branch if IRQ Pin High                | $PC \leftarrow (PC) + 2 + rel ? IRQ = 1$                                                                                                                                       | — | —   | —         | — | — | REL                                                                                                                  | 2F                               | rr                                                                            | 3                                                   |
| BIL rel                                                            | Branch if IRQ Pin Low                 | $PC \leftarrow (PC) + 2 + rel ? IRQ = 0$                                                                                                                                       |   |     | —         | — | — | REL                                                                                                                  | 2E                               | rr                                                                            | 3                                                   |
| BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT ,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M)                                                                                                                                                                      |   |     | ţ         | ţ |   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX                                                                                | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff                                              | 2<br>3<br>4<br>5<br>4<br>3                          |
| BLO rel                                                            | Branch if Lower (Same as BCS)         | PC ← (PC) + 2 + <i>rel</i> ? C = 1                                                                                                                                             | — | —   | —         | — | — | REL                                                                                                                  | 25                               | rr                                                                            | 3                                                   |
| BLS rel                                                            | Branch if Lower or Same               | $PC \leftarrow (PC) + 2 + \mathit{rel} ? C \lor Z = 1$                                                                                                                         | — | —   | —         |   | — | REL                                                                                                                  | 23                               | rr                                                                            | 3                                                   |
| BMC rel                                                            | Branch if Interrupt Mask Clear        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? I = 0$                                                                                                                                | — | —   | —         |   |   | REL                                                                                                                  | 2C                               | rr                                                                            | 3                                                   |
| BMI rel                                                            | Branch if Minus                       | PC ← (PC) + 2 + <i>rel</i> ? N = 1                                                                                                                                             | — | —   | —         |   |   | REL                                                                                                                  | 2B                               | rr                                                                            | 3                                                   |
| BMS rel                                                            | Branch if Interrupt Mask Set          | PC ← (PC) + 2 + <i>rel</i> ? I = 1                                                                                                                                             |   | —   | —         | — |   | REL                                                                                                                  | 2D                               | rr                                                                            | 3                                                   |
| BNE rel                                                            | Branch if Not Equal                   | $PC \leftarrow (PC) + 2 + \mathit{rel} ? Z = 0$                                                                                                                                | — | —   | —         | — | — | REL                                                                                                                  | 26                               | rr                                                                            | 3                                                   |
| BPL rel                                                            | Branch if Plus                        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? N = 0$                                                                                                                                | — | —   | —         | — | — | REL                                                                                                                  | 2A                               | rr                                                                            | 3                                                   |
| BRA rel                                                            | Branch Always                         | PC ← (PC) + 2 + <i>rel</i> ? 1 = 1                                                                                                                                             | — | —   | —         | — | — | REL                                                                                                                  | 20                               | rr                                                                            | 3                                                   |
| BRCLR n opr rel                                                    | Branch if Bit n Clear                 | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0                                                                                                                                            |   |     |           |   | ţ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7)             | 03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5                     |
| BRN rel                                                            | Branch Never                          | $PC \leftarrow (PC) + 2 + \mathit{rel} ? 1 = 0$                                                                                                                                | — | —   | —         | — | — | REL                                                                                                                  | 21                               | rr                                                                            | 3                                                   |
| BRSET n opr rel                                                    | Branch if Bit n Set                   | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1                                                                                                                                            |   |     |           |   | ţ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7)             | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr          | 5<br>5<br>5<br>5<br>5<br>5<br>5                     |
| BSET n opr                                                         | Set Bit n                             | Mn ← 1                                                                                                                                                                         |   |     |           |   |   | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd                                  | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BSR rel                                                            | Branch to Subroutine                  | $\begin{array}{c} PC \leftarrow (PC) + 2;  push \; (PCL) \\ SP \leftarrow (SP) - 1;  push \; (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | _   | _         |   |   | REL                                                                                                                  | AD                               | rr                                                                            | 6                                                   |
| CLC                                                                | Clear Carry Bit                       | $C \leftarrow 0$                                                                                                                                                               | — | —   | —         |   | 0 | INH                                                                                                                  | 98                               |                                                                               | 2                                                   |
| CLI                                                                | Clear Interrupt Mask                  | l ← 0                                                                                                                                                                          | — | 0   | —         |   | — | INH                                                                                                                  | 9A                               |                                                                               | 2                                                   |

### Table 12-6. Instruction Set Summary (Sheet 2 of 6)

MC68HC705C8A — Rev. 3



**Instruction Set** 

| Source                                                             | Operation                                    | Description                                                                                                                                                                                                                                               | I | Eff | ect<br>CC |   | n | Address<br>Mode                       | Opcode                           | Operand                          | Cycles                     |
|--------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----------|---|---|---------------------------------------|----------------------------------|----------------------------------|----------------------------|
| Form                                                               |                                              | 2000.1010                                                                                                                                                                                                                                                 | Н | I   | Ν         | Z | С | Add                                   | odo                              | Ope                              | ပိ                         |
| CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X                     | Clear Byte                                   | $\begin{array}{c} M \leftarrow \$00\\ A \leftarrow \$00\\ X \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00\\ M \leftarrow \$00 \end{array}$                                                                                                      | _ |     | 0         | 1 |   | DIR<br>INH<br>INH<br>IX1<br>IX        | 3F<br>4F<br>5F<br>6F<br>7F       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP ,X | Compare Accumulator with Memory Byte         | (A) – (M)                                                                                                                                                                                                                                                 | _ |     | ţ         | ţ | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1<br>F1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X                     | Complement Byte (One's Complement)           | $\begin{split} M &\leftarrow (\overline{M}) = \$FF - (M) \\ A &\leftarrow (\overline{A}) = \$FF - (A) \\ X &\leftarrow (\overline{X}) = \$FF - (A) \\ M &\leftarrow (\overline{M}) = \$FF - (M) \\ M &\leftarrow (\overline{M}) = \$FF - (M) \end{split}$ | _ |     | ţ         | ţ | 1 | DIR<br>INH<br>INH<br>IX1<br>IX        | 33<br>43<br>53<br>63<br>73       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX ,X | Compare Index Register with Memory Byte      | (X) – (M)                                                                                                                                                                                                                                                 | _ |     | ţ         | ţ | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X                     | Decrement Byte                               | $\begin{split} M &\leftarrow (M) - 1 \\ A &\leftarrow (A) - 1 \\ X &\leftarrow (X) - 1 \\ M &\leftarrow (M) - 1 \\ M &\leftarrow (M) - 1 \end{split}$                                                                                                     | _ |     | ţ         | ţ |   | DIR<br>INH<br>INH<br>IX1<br>IX        | 3A<br>4A<br>5A<br>6A<br>7A       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR ,X | EXCLUSIVE OR Accumulator with Memory<br>Byte | A ← (A) ⊕ (M)                                                                                                                                                                                                                                             | _ |     | ţ         | ţ |   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X                     | Increment Byte                               | $\begin{array}{c} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$                                                                                                       | _ |     | ţ         | ţ |   | DIR<br>INH<br>INH<br>IX1<br>IX        | 3C<br>4C<br>5C<br>6C<br>7C       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X             | Unconditional Jump                           | $PC \gets Jump \; Address$                                                                                                                                                                                                                                |   |     |           |   |   | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BC<br>CC<br>DC<br>EC<br>FC       | ee ff<br>ff                      |                            |

## Table 12-6. Instruction Set Summary (Sheet 3 of 6)



| Source                                                             | Operation                            | Description                                                                                                                                                                                          |   | Eff<br>( | eci<br>CC |   | n | Address<br>Mode                       | Opcode                           | Operand                          | Cycles                     |
|--------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|-----------|---|---|---------------------------------------|----------------------------------|----------------------------------|----------------------------|
| Form                                                               | oporation                            | Decemption                                                                                                                                                                                           | Н | I        | Ν         | Z | С | Add                                   | odo                              | Ope                              | ပိ                         |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X             | Jump to Subroutine                   | $\begin{array}{l} PC \leftarrow (PC) + n \ (n = 1, 2,  or \ 3) \\ Push \ (PCL); \ SP \leftarrow (SP) - 1 \\ Push \ (PCH); \ SP \leftarrow (SP) - 1 \\ PC \leftarrow Effective \ Address \end{array}$ | _ |          |           |   |   | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BD<br>CD<br>DD<br>ED<br>FD       |                                  | 5<br>6<br>7<br>6<br>5      |
| LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte    | A ← (M)                                                                                                                                                                                              | _ |          | ţ         | ţ |   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 |
| LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M)                                                                                                                                                                                              | _ |          | ţ         | t |   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | dd<br>hh ll<br>ee ff<br>ff       | 2<br>3<br>4<br>5<br>4<br>3 |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X                     | Logical Shift Left (Same as ASL)     | C - 0 b7 b0                                                                                                                                                                                          | _ |          | t         | t | ţ | DIR<br>INH<br>INH<br>IX1<br>IX        | 38<br>48<br>58<br>68<br>78       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X                     | Logical Shift Right                  | $0 \rightarrow \boxed[b7]{b0} \hline b0$                                                                                                                                                             | _ |          | 0         | ţ | ţ | DIR<br>INH<br>INH<br>IX1<br>IX        | 34<br>44<br>54<br>64<br>74       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| MUL                                                                | Unsigned Multiply                    | $X:A \leftarrow (X) \times (A)$                                                                                                                                                                      | 0 | _        | _         |   | 0 | INH                                   | 42                               |                                  | 1<br>1                     |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X                     | Negate Byte (Two's Complement)       | $\begin{array}{c} M \gets -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$     | _ |          | ţ         | ţ | ţ | DIR<br>INH<br>INH<br>IX1<br>IX        | 30<br>40<br>50<br>60<br>70       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |
| NOP                                                                | No Operation                         |                                                                                                                                                                                                      |   | —        | —         | _ | — | INH                                   | 9D                               |                                  | 2                          |
| ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR Accumulator with Memory   | $A \leftarrow (A) \lor (M)$                                                                                                                                                                          | _ |          | ţ         | t |   | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | hh ll<br>ee ff                   | 2<br>3<br>4<br>5<br>4<br>3 |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X                     | Rotate Byte Left through Carry Bit   | C ← ← ←                                                                                                                                                                                              |   |          | ţ         | t | ţ | DIR<br>INH<br>INH<br>IX1<br>IX        | 39<br>49<br>59<br>69<br>79       | dd<br>ff                         | 5<br>3<br>3<br>6<br>5      |

### Table 12-6. Instruction Set Summary (Sheet 4 of 6)



**Instruction Set** 

| Source                                                             | Operation                                           | Description                                                                                                                                                                                                                                                                                                                                              | ł | Eff | ect<br>C |   | n | Address<br>Mode                       | Opcode                           | Operand                          | مامين                 |
|--------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----------|---|---|---------------------------------------|----------------------------------|----------------------------------|-----------------------|
| Form                                                               | Operation                                           | Description                                                                                                                                                                                                                                                                                                                                              | н | I   | Ν        | Z | С | Add<br>Mo                             | Opc                              | Ope                              |                       |
| ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X                     | Rotate Byte Right through Carry Bit                 |                                                                                                                                                                                                                                                                                                                                                          |   | _   | ţ        | ţ | ţ | DIR<br>INH<br>INH<br>IX1<br>IX        | 36<br>46<br>56<br>66<br>76       | dd<br>ff                         |                       |
| RSP                                                                | Reset Stack Pointer                                 | $SP \leftarrow \$00FF$                                                                                                                                                                                                                                                                                                                                   |   | —   | —        |   | — | INH                                   | 9C                               |                                  | 2                     |
| RTI                                                                | Return from Interrupt                               | $\begin{array}{c} SP \leftarrow (SP) + 1; \ Pull \ (CCR) \\ \qquad SP \leftarrow (SP) + 1; \ Pull \ (A) \\ \qquad SP \leftarrow (SP) + 1; \ Pull \ (X) \\ \qquad SP \leftarrow (SP) + 1; \ Pull \ (PCH) \\ \qquad SP \leftarrow (SP) + 1; \ Pull \ (PCL) \end{array}$                                                                                    | ţ | ţ   | ţ        | ţ | ţ | INH                                   | 80                               |                                  | ę                     |
| RTS                                                                | Return from Subroutine                              | $\begin{array}{l} SP \leftarrow (SP) + 1;  Pull  (PCH) \\ SP \leftarrow (SP) + 1;  Pull  (PCL) \end{array}$                                                                                                                                                                                                                                              | _ | _   | _        |   |   | INH                                   | 81                               |                                  | 6                     |
| SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \gets (A) - (M) - (C)$                                                                                                                                                                                                                                                                                                                                |   | _   | ţ        | ţ | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff |                       |
| SEC                                                                | Set Carry Bit                                       | C ← 1                                                                                                                                                                                                                                                                                                                                                    | — | —   | —        |   | 1 | INH                                   | 99                               |                                  | 2                     |
| SEI                                                                | Set Interrupt Mask                                  | I ← 1                                                                                                                                                                                                                                                                                                                                                    |   | 1   |          |   |   | INH                                   | 9B                               |                                  | 2                     |
| STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X             | Store Accumulator in Memory                         | M ← (A)                                                                                                                                                                                                                                                                                                                                                  |   | _   | ţ        | ţ |   | DIR<br>EXT<br>IX2<br>IX1<br>IX        | B7<br>C7<br>D7<br>E7<br>F7       | dd<br>hh II<br>ee ff<br>ff       | 4<br>5<br>6<br>5<br>4 |
| STOP                                                               | Stop Oscillator and Enable IRQ Pin                  |                                                                                                                                                                                                                                                                                                                                                          | — | 0   | —        |   |   | INH                                   | 8E                               |                                  | 2                     |
| STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X             | Store Index Register In Memory                      | $M \gets (X)$                                                                                                                                                                                                                                                                                                                                            |   | _   | ţ        | ţ |   | DIR<br>EXT<br>IX2<br>IX1<br>IX        | BF<br>CF<br>DF<br>EF<br>FF       | dd<br>hh II<br>ee ff<br>ff       | -                     |
| SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X | Subtract Memory Byte from Accumulator               | A ← (A) – (M)                                                                                                                                                                                                                                                                                                                                            |   | _   | ţ        | ţ | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff |                       |
| SWI                                                                | Software Interrupt                                  | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \end{array}$ |   | 1   |          |   |   | INH                                   | 83                               |                                  |                       |
| TAX                                                                | Transfer Accumulator to Index Register              | $X \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                       |   |     |          |   |   | INH                                   | 97                               |                                  |                       |

### Table 12-6. Instruction Set Summary (Sheet 5 of 6)

Technical Data



| Source<br>Form                                                                                                                                                                                              | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description                         | escription Effect on CCR |                                                                                                                                                          |                                                                      |                                         |                                    |                                                    | Opcode                     | Operand  | Cycles                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------|------------------------------------|----------------------------------------------------|----------------------------|----------|-----------------------|
| FOIIII                                                                                                                                                                                                      | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                     | н                        | I                                                                                                                                                        | Ν                                                                    | Z                                       | С                                  | Address<br>Mode                                    | ð                          | ope      | ပ်                    |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X                                                                                                                                                              | Test Memory Byte for Negative or Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (M) – \$00                          |                          |                                                                                                                                                          | ţ                                                                    | ţ                                       |                                    | DIR<br>INH<br>INH<br>IX1<br>IX                     | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 |
| ТХА                                                                                                                                                                                                         | Transfer Index Register to Accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $A \gets (X)$                       |                          |                                                                                                                                                          |                                                                      | —                                       |                                    | INH                                                | 9F                         |          | 2                     |
| WAIT                                                                                                                                                                                                        | Stop CPU Clock and Enable Interrupts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     | _                        | t.                                                                                                                                                       | _                                                                    | —                                       |                                    | INH                                                | 8F                         |          | 2                     |
| C Carr<br>CCR Con<br>dd Dire<br>dd rr Dire<br>DIR Dire<br>ee ff Higt<br>EXT Exte<br>ff Offs<br>H Half<br>hh II Higt<br>I Intel<br>ii Imm<br>IMM Imm<br>INH Inhe<br>IX Inde<br>IX1 Inde<br>IX2 Inde<br>M Mer | umulator<br>y/borrow flag<br>dition code register<br>ct address of operand<br>ct address of operand and relative offset of branch<br>ct addressing mode<br>a and low bytes of offset in indexed, 16-bit offset addressing<br>mode addressing mode<br>et byte in indexed, 8-bit offset addressing<br>-carry flag<br>a and low bytes of operand address in extended address<br>rrupt mask<br>lediate operand byte<br>lediate addressing mode<br>extend, no offset addressing mode<br>exted, no offset addressing mode<br>exted, 16-bit offset addressing mode<br>nory location<br>ative flag<br>bit | re/<br>ddressing rr<br>SP<br>X<br>Z |                          | a count<br>a count<br>a add<br>p prog<br>prog<br>giste<br>giste<br>giste<br>va<br>AND<br>OR<br>EXCI<br>OR<br>EXCI<br>or<br>(tw<br>with<br>enate<br>leare | inte<br>inte<br>inte<br>res<br>gran<br>gran<br>r<br>r<br>alue<br>c's | er<br>Fric<br>Sing<br>mic<br>mic<br>SIV | igh<br>ow t<br>g m<br>cour<br>cour | byte<br>byte<br>node<br>nter offset<br>nter offset |                            |          |                       |

### Table 12-6. Instruction Set Summary (Sheet 6 of 6)

## 12.6 Opcode Map

See Table 12-7.

MC68HC705C8A — Rev. 3

Instruction Set



## **Instruction Set**

|                        |                   |          | MSB<br>LSB | 0                         | -                 | 2                           | 3                        | 4                         | 5                            | 9                          | 7                         | 8                      | 6                   | A                         | В                      | ပ                           | ٥                       | ш                           | ш                           |                                                                                                         |
|------------------------|-------------------|----------|------------|---------------------------|-------------------|-----------------------------|--------------------------|---------------------------|------------------------------|----------------------------|---------------------------|------------------------|---------------------|---------------------------|------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------|
|                        |                   | X        | ш          | 3<br>SUB<br>IX            | CMP 3             | sBC IX                      | CPX 3                    | 3<br>AND<br>IX            | BIT IX                       | 1<br>LDA                   | STA IX                    | EOR<br>IX              | ADC 3               | 3<br>ORA<br>IX            | 3<br>ADD<br>IX         | JMP 2<br>IX                 | JSR<br>JSR              | 3<br>LDX IX                 | STX<br>IX                   | a                                                                                                       |
|                        |                   | IX1      | ш          | SUB 4<br>IX1              | CMP 4<br>IX1 1    | SBC 4<br>IX1 1              | CPX<br>IX1               | AND 4<br>IX1              | BIT 4<br>IX1                 | LDA<br>IX1                 | STA<br>IX1                | EOR<br>IX1             | ADC 4<br>IX1        | ORA IX1                   |                        | JMP 3<br>IX1                | JSR<br>IX1              | LDX<br>IX1                  | STX<br>IX1                  | lexadecim<br>ssing Mode                                                                                 |
|                        | Aemory            | IX2      | ۵          | SUB<br>IX2 2              | CMP 5<br>IX2 2    | SBC 5<br>IX2 2              | CPX<br>IX2 2             | AND<br>IX22               | BIT IX2 2                    | LDA<br>IX22                | STA<br>IX2 2              | 5<br>EOR<br>IX2 2      | ADC 5<br>IX2 2      | 5<br>ORA<br>IX2 2         | ADD<br>IX2 2           | JMP 4                       | JSR<br>IX2 2            | LDX<br>IX22                 | STX<br>IX22                 | MSB of Opcode in Hexadecima<br>Number of Cycles<br>Opcode Mnemonic<br>Number of Bytes/Addressing Mode   |
|                        | Register/Memory   | EXT      | υ          | SUB<br>EXT 3              | CMP 4<br>EXT 3    | SBC<br>EXT 3                |                          |                           |                              | LDA<br>EXT 3               |                           |                        | ADC 4<br>EXT 3      | 0RA<br>EXT 3              |                        |                             |                         |                             |                             | MSB of O<br>Number of O<br>Opcode Mn<br>Number of B                                                     |
|                        |                   | DIR      | в          | SUB<br>DIR 3              | CMP<br>DIR 3      |                             |                          |                           |                              | 1<br>LDA<br>DIR            |                           |                        | ADC DIR 3           | 3<br>ORA<br>DIR 3         | 3<br>ADD<br>DIR 3      |                             |                         | 1<br>LDX<br>DIR             |                             | 0<br>BRSET0<br>DIR                                                                                      |
|                        |                   | IMM      | A          | SUB 2<br>IMM 2            |                   | SBC 2<br>IMM 2              |                          |                           | BIT 2<br>IMM 2               | LDA<br>IMM 2               | 2                         | EOR 2<br>IMM 2         |                     |                           |                        | N                           | 6<br>BSR<br>REL 2       | LDX<br>IMM 2                | 3                           | 0 3                                                                                                     |
| Map                    | lo                | HNI      | 6          | 0                         | 2                 | 3                           | 2                        | N                         | 2                            | 2                          | TAX<br>INH                | CLC 2 INH 2            | SEC 2               | CLI 2<br>CLI 10H 2        | SEI<br>SEI<br>INH 2    | RSP 2                       | NOP 2<br>INH 2          | N                           | TXA<br>INH                  | /                                                                                                       |
| Table 12-7. Opcode Map | Control           | HNI      | 8          | RTI 9<br>INH              | RTS<br>INH        |                             | SWI<br>SWI<br>INH        |                           |                              |                            | -                         | -                      | -                   | -                         | -                      | -                           | -                       | STOP 2<br>INH               | WAIT 2<br>INH 1             | LSB of Opcode in Hexadecimal                                                                            |
| I2-7. O                |                   | ×        | 7          | NEG 5<br>IX 1             | -                 |                             | COM 1X 1                 | LSR 5<br>IX               |                              | ROR 1X                     | ASR IX                    | ASL/LSL                | ROL 5<br>IX         | DEC 5                     |                        | INC 5<br>IX                 | TST 4<br>IX             | -                           | CLR 5                       | B of Opco                                                                                               |
| Table 1                | rite              | IX1      | 9          | NEG 6<br>IX11             |                   |                             | COM 6<br>IX1             |                           |                              | ROR<br>IX1                 |                           | ASL/LSL                | ROL<br>IX1          | DEC 6<br>IX11             |                        | INC 6 IX1 1                 | тST<br>IX1 1            |                             | CLR<br>IX11                 |                                                                                                         |
|                        | Read-Modify-Write | HNI      | 5          | NEGX<br>INH 2             |                   |                             | COMX<br>INH 2            | 3<br>LSRX<br>INH 2        |                              |                            | 3<br>ASRX<br>INH 2        | ASLX/LSLX              | ROLX<br>INH 2       | DECX                      |                        | INCX<br>INH 2               | TSTX<br>INH 2           |                             | 3<br>CLRX<br>INH 2          |                                                                                                         |
|                        | Read-             | HNI      | 4          | NEGA<br>INH               |                   | MUL<br>INH                  | COMA<br>INH 1            | 3<br>LSRA<br>INH 1        |                              | RORA<br>INH 1              | 3<br>ASRA<br>INH 1        | 3<br>ASLA/LSLA A       | ROLA<br>INH         | 3<br>DECA<br>INH 1        |                        | 3<br>INCA<br>INH 1          | 3<br>TSTA<br>INH 1      |                             | 3<br>CLRA<br>INH 1          | e<br>No Offset<br>I, 8-Bit Off<br>I, 16-Bit Of                                                          |
|                        |                   | DIR      | с          | NEG 5                     |                   | -                           | COM 5<br>COM 1           | LSR<br>LSR<br>DIR         |                              | ROR 5<br>2 DIR 1           | ASR 5<br>DIR 1            | ASL/LSL                | ROL<br>BIR          | DEC 5                     |                        | INC 5                       | TST<br>2 DIR 1          |                             | CLR<br>CLR<br>DIR 1         | REL = Relative<br>IX = Indexed, No Offset<br>IX1 = Indexed, 8-Bit Offset<br>IX2 = Indexed, 16-Bit Offse |
|                        | Branch            | REL      | 2          | BRA<br>BRA<br>2 REL2      | 2 BRN<br>2 REL    | 2 BHI 3<br>2 REL            | 2 BLS 3                  | BCC 3                     | BCS/BLO                      | BNE BNE 2                  | BEQ 3<br>REL2             | 3<br>BHCC<br>REL       | BHCS<br>BHCS        | BPL 3<br>BPL 2            | 2 BMI 3<br>REL         | BMC BMC 2                   | BMS<br>BMS              | BIL 3<br>BIL 1              | BIH<br>BIH<br>REL2          |                                                                                                         |
|                        | _                 | DIR      | -          | BSET0<br>2 DIR 2          | BCLR0<br>2 DIR 2  | BSET1<br>2 DIR2             | BCLR1<br>BCLR1<br>2 DIR2 | BSET2<br>BSET2<br>DIR 2   | BCLR2 BCS/BLO<br>2 DIR 2 REL | BSET3<br>2 DIR 2           | BCLR3<br>BCLR3<br>2 DIR 2 | BSET4 E<br>BSET4 E     | BCLR4<br>2 DIR 2    | BSET5<br>BSET5<br>2 DIR 2 | BCLR5<br>2 DIR 2       | BSET6<br>BSET6<br>DIR 2     | BCLR6<br>BCLR6<br>DIR 2 | BSET7<br>2 DIR 2            | BCLR7<br>2 DIR 2            | rent<br>lediate<br>st<br>mded                                                                           |
|                        | Bit Manipulation  | DIR      | 0          | BRSET0<br>BRSET0<br>BIR 2 | BRCLR0<br>3 DIR 2 | BRSET1<br>BRSET1<br>3 DIR 2 | BRCLR1<br>3 DIR2         | BRSET2<br>BRSET2<br>BIR 2 | BRCLR2<br>BRCLR2<br>3 DIR 2  | BRSET3<br>BRSET3<br>BDIR 2 | BRCLR3<br>3 DIR 2         | 5<br>BRSET4<br>3 DIR 2 | BRCLR4 E<br>3 DIR 2 | 5<br>BRSET5<br>3 DIR 2    | 5<br>BRCLR5<br>3 DIR 2 | BRSET6<br>BRSET6<br>3 DIR 2 | 5<br>BRCLR6<br>3 DIR 2  | BRSET7<br>BRSET7<br>3 DIR 2 | BRCLR7<br>BRCLR7<br>3 DIR 2 | INH = Inherent<br>IMM = Immediate<br>DIR = Direct<br>EXT = Extended                                     |
|                        | L                 | <u> </u> | MSB<br>LSB | 0                         | -                 | <b>2</b>                    | 3                        | 4                         | 5 3                          | <b>6</b>                   | 7                         | 8                      | 6<br>3              | ۳<br>۳                    | B                      | c                           | ٥                       | ш                           |                             | u u                                                                                                     |
| Technie                | cal               |          | / ISI      | 0                         | -                 | 2                           | 3                        | 4                         | 5                            | 9                          | 7                         | 8                      | 6                   | A                         | B                      | ပ                           |                         |                             |                             | C8A — Rev.                                                                                              |



# Section 13. Electrical Specifications

### **13.1 Contents**

| 13.2  | Introduction                                         |
|-------|------------------------------------------------------|
| 13.3  | Maximum Ratings172                                   |
| 13.4  | Operating Temperature Range173                       |
| 13.5  | Thermal Characteristics                              |
| 13.6  | Power Considerations                                 |
| 13.7  | 5.0-Volt DC Electrical Characteristics175            |
| 13.8  | 3.3-Volt DC Electrical Characteristics               |
| 13.9  | 5.0-Volt Control Timing                              |
| 13.10 | 3.3-Volt Control Timing                              |
| 13.11 | 5.0-Volt Serial Peripheral Interface (SPI) Timing185 |
| 13.12 | 3.3-Volt Serial Peripheral Interface (SPI) Timing    |

## 13.2 Introduction

This section contains electrical and timing specifications.

MC68HC705C8A — Rev. 3

MOTOROLA



## 13.3 Maximum Ratings

Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table here. Keep V<sub>In</sub> and V<sub>Out</sub> within the range  $V_{SS} \leq (V_{In} \text{ or } V_{Out}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either V<sub>SS</sub> or V<sub>DD</sub>.

| Rating <sup>(1)</sup>                                                                       | Symbol           | Value                                           | Unit |
|---------------------------------------------------------------------------------------------|------------------|-------------------------------------------------|------|
| Supply voltage                                                                              | V <sub>DD</sub>  | -0.3 to +7.0                                    | V    |
| Input voltage                                                                               | V <sub>In</sub>  | V <sub>SS</sub> –0.3<br>to V <sub>DD</sub> +0.3 | V    |
| Programming voltage                                                                         | V <sub>PP</sub>  | V <sub>DD</sub> –0.3 to<br>16.0                 |      |
| Bootstrap mode (IRQ pin only)                                                               | V <sub>In</sub>  | $V_{SS} - 0.3$<br>to 2 x $V_{DD}$ + 0.3         | V    |
| Current drain per pin excluding $V_{\mbox{\scriptsize DD}}$ and $V_{\mbox{\scriptsize SS}}$ | Ι                | 25                                              | mA   |
| Storage temperature range                                                                   | T <sub>STG</sub> | –65 to +150                                     | °C   |

1. Voltages referenced to  $\mathrm{V}_{\mathrm{SS}}$ 

**NOTE:** This device is not guaranteed to operate properly at the maximum ratings. Refer to **13.7 5.0-Volt DC Electrical Characteristics** and **13.8 3.3-Volt DC Electrical Characteristics** for guaranteed operating conditions.



## 13.4 Operating Temperature Range

| Rating <sup>(1)</sup>                                                                                                                                                         | Symbol         | Value                                            | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------|------|
| Operating temperature range <sup>(2)</sup><br>MC68HC705C8ACB<br>MC68HC705C8ACFB<br>MC68HC705C8ACFS<br>MC68HC705C8ACP<br>MC68HC705C8ACFN<br>MC68HC705C8ACFN<br>MC68HC705C8ACFS | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>- 40 to + 85 | °C   |
|                                                                                                                                                                               |                |                                                  |      |

1. Voltages referenced to  $\mathrm{V}_{\mathrm{SS}}$ 

2. C = Extended temperature range  $(-40^{\circ}C \text{ to } + 85^{\circ}C)$ 

P = Plastic dual in-line package (PDIP)

B = Plastic shrink dual in-line package (SDIP)

S = Ceramic dual in-line package (cerdip)

FN = Plastic-leaded chip carrier (PLCC)

FB = Quad flat pack (QFP)

FS = Ceramic-leaded chip carrier (CLCC)

## **13.5 Thermal Characteristics**

| Characteristic                        | Symbol        | Value | Unit  |
|---------------------------------------|---------------|-------|-------|
| Thermal resistance                    |               |       |       |
| Plastic dual in-line package (DIP)    |               | 60    |       |
| Ceramic dual in-line package (cerdip) | Δ             | 50    | °C/W  |
| Plastic leaded chip carrier (PLCC)    | $\theta_{JA}$ | 70    | C/ VV |
| Quad flat pack (QFP)                  |               | 95    |       |
| Plastic shrink DIP (SDIP)             |               | 60    |       |



 $V_{DD} = 4.5 V$ 

| Pins    | R1      | R2      | С     |
|---------|---------|---------|-------|
| PA7–PA0 |         |         |       |
| PB7–PB0 | 3.26 kΩ | 2.38 kΩ | 50 pF |
| PC7–PC0 |         |         |       |
| PD4–PD1 |         |         |       |

 $V_{DD} = 3.0 V$ 

| Pins          | R1       | R2      | С      |
|---------------|----------|---------|--------|
| PA7–PA0       |          |         |        |
| PB7–PB0       | 10.91 kΩ | 6.32 kΩ | 50 pF  |
| PC7–PC0       |          |         |        |
| PD4–PD1       |          |         |        |
| PD7, PD5, PD0 | 6 kΩ     | 6 kΩ    | 200 pF |

### Figure 13-1. Equivalent Test Load

MC68HC705C8A — Rev. 3



**Electrical Specifications** 

### **13.6 Power Considerations**

The average chip junction temperature,  $T_J$ , in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
(1)

Where:

$$\begin{split} T_A &= \text{ambient temperature in }^\circ\text{C} \\ \theta_{JA} &= \text{package thermal resistance, junction to ambient in }^\circ\text{C/W} \\ P_D &= P_{INT} + P_{I/O} \\ P_{INT} &= I_{CC} \times V_{CC} = \text{chip internal power dissipation} \\ P_{I/O} &= \text{power dissipation on input and output pins (user-determined)} \end{split}$$

For most applications,  $P_{I/O} < P_{INT}$  and can be neglected.

Ignoring  $P_{I/O}$ , the relationship between  $P_D$  and  $T_J$  is approximately:

$$P_{\rm D} = \frac{K}{T_{\rm J} + 273^{\circ}\rm C}$$
(2)

Solving equations (1) and (2) for K gives:

$$= P_{D} x (T_{A} + 273^{\circ}C) + \theta_{JA} x (P_{D})^{2}$$
(3)

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .



## 13.7 5.0-Volt DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                                                                                                                       | Symbol                              | Min                       | Typ <sup>(2)</sup> | Max                   | Unit            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------|--------------------|-----------------------|-----------------|
| Output voltage, $I_{Load} \le 10.0 \ \mu A$                                                                                                                                                                                                         | V <sub>OL</sub><br>V <sub>OH</sub>  | <br>V <sub>DD</sub> – 0.1 | _                  | 0.1                   | V               |
| Output high voltage<br>$I_{Load} = -0.8 \text{ mA}, \text{PA7-PA0}, \text{PB7-PB0}, \text{PC6-PC0}, \text{TCMP}$<br>(see Figure 13-2)<br>$I_{Load} = -1.6 \text{ mA}, \text{PD4-PD1}$ (see Figure 13-3)<br>$I_{Load} = -5.0 \text{ mA}, \text{PC7}$ | V <sub>OH</sub>                     | V <sub>DD</sub> – 0.8     |                    |                       | V               |
| Output low voltage (see Figure 13-4)<br>I <sub>Load</sub> = 1.6 mA<br>PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1<br>I <sub>Load</sub> = 20 mA, PC7                                                                                                          | V <sub>OL</sub>                     |                           | _                  | 0.4<br>0.4            | V               |
| Input high voltage<br>PA7–PA0, PB7–PB0, PC7–PC0, PD5–PD0, PD7,<br>TCAP, IRQ, RESET, OSC1                                                                                                                                                            | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub>     | _                  | V <sub>DD</sub>       | V               |
| Input low voltage<br>PA7–PA0, PB7–PB0, PC7–PC0, PD5–PD0, PD7,<br>TCAP, IRQ, RESET, OSC1                                                                                                                                                             | V <sub>IL</sub>                     | V <sub>SS</sub>           |                    | 0.2 x V <sub>DD</sub> | V               |
| EPROM programming voltage                                                                                                                                                                                                                           | V <sub>PP</sub>                     | 14.5                      | 14.75              | 15.0                  | V               |
| EPROM/OTPROM programming current                                                                                                                                                                                                                    | I <sub>PP</sub>                     | —                         | 5                  | 10                    | mA              |
| User mode current                                                                                                                                                                                                                                   | I <sub>PP</sub>                     | —                         |                    | ± 10                  | mA              |
| Data-retention mode (0°C to 70°C)                                                                                                                                                                                                                   | V <sub>RM</sub>                     | 2.0                       | _                  | _                     | V               |
| Supply current <sup>(3)</sup><br>Run <sup>(4)</sup><br>Wait <sup>(5)</sup><br>Stop <sup>(6)</sup>                                                                                                                                                   | I <sub>DD</sub>                     |                           | 5.0<br>1.95<br>5.0 | 7.0<br>3.0<br>50      | mA<br>mA<br>μμΑ |
| 25°C<br>–40°C to +85°C                                                                                                                                                                                                                              |                                     | —                         | 5.0                | 50                    | μμΑ             |
| I/O ports hi-z leakage current<br>PA7–PA0, PB7–PB0, PC7–PC0, PD4–PD1, PD7, RESET                                                                                                                                                                    | IIL                                 |                           |                    | ± 10                  | μΑ              |
| Input current, IRQ, TCAP, OSC1, PD0, PD5                                                                                                                                                                                                            | I <sub>In</sub>                     | —                         |                    | ± 1                   | μA              |
| Capacitance<br>Ports (as input or output)<br>RESET, IRQ, TCAP, PD0–PD5, PD7                                                                                                                                                                         | C <sub>Out</sub><br>C <sub>In</sub> |                           | _                  | 12<br>8               | pF              |

1.  $V_{DD}$  = 5 V  $\pm$  10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H,$  unless otherwise noted

2. Typical values reflect average measurements at midpoint of voltage range at 25°C.

3. I<sub>DD</sub> measured with port B pullup devices disabled.

4. Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 4.2 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. OSC2 capacitance linearly affects run I<sub>DD</sub>.

- 5. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC}$  = 4.2 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> 0.2 V. All ports configured as inputs. SPI and SCI disabled. If SPI and SCI enabled, add 10% current draw. OSC2 capacitance linearly affects wait I<sub>DD</sub>.
- 6. Stop I<sub>DD</sub> measured with OSC1 = V<sub>DD</sub>. All ports configured as inputs.  $V_{IL}$  = 0.2 V,  $V_{IH}$  =  $V_{DD}$  0.2 V.

MOTOROLA



**Electrical Specifications** 

## **13.8 3.3-Volt DC Electrical Characteristics**

| Characteristic <sup>(1)</sup>                                                                                                                                                                                   | Symbol                             | Min                        | Typ <sup>(2)</sup>   | Max                   | Unit           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------|----------------------|-----------------------|----------------|
| Output voltage, $I_{Load} \le 10.0 \ \mu A$                                                                                                                                                                     | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> — 0.1 | _                    | 0.1                   | V              |
| Output high voltage<br>$I_{Load} = -0.2 \text{ mA}$<br>PA7-PA0, PB7-PB0, PC6-PC0, TCMP<br>(see Figure 13-2)<br>$I_{Load} = -0.4 \text{ mA}$<br>PD4-PD1 (see Figure 13-3)<br>$I_{Load} = -1.5 \text{ mA}$<br>PC7 | V <sub>OH</sub>                    | V <sub>DD</sub> – 0.3      |                      |                       | V              |
| Output low voltage (see Figure 13-4)<br>$I_{Load} = 0.4 \text{ mA}$<br>PA7-PA0, PB7-PB0, PC6-PC0, PD4-PD1<br>$I_{Load} = 6.0 \text{ mA}$<br>PC7                                                                 | V <sub>OL</sub>                    | _                          | _                    | 0.3<br>0.3            | V              |
| Input high voltage<br>PA7–PA0, PB7–PB0, PC7–PC0, PD5–PD0,<br>PD7, TCAP, IRQ, RESET, OSC1                                                                                                                        | V <sub>IH</sub>                    | 0.7 x V <sub>DD</sub>      |                      | V <sub>DD</sub>       | V              |
| Input low voltage<br>PA7–PA0, PB7–PB0, PC7–PC0, PD5–PD0,<br>PD7, TCAP, IRQ, RESET, OSCI                                                                                                                         | V <sub>IL</sub>                    | V <sub>SS</sub>            |                      | 0.2 x V <sub>DD</sub> | V              |
| Data-retention mode (0°C to 70°C)                                                                                                                                                                               | V <sub>RM</sub>                    | 2.0                        |                      |                       | V              |
| Supply current <sup>(3)</sup><br>Run <sup>(4)</sup><br>Wait <sup>(5)</sup><br>Stop <sup>(6)</sup>                                                                                                               | I <sub>DD</sub>                    |                            | 1.53<br>0.711<br>2.0 | 3.0<br>1.0<br>20      | mA<br>mA<br>μA |
| I/O ports hi-z leakage current<br>PA7–PA0, PB7–PB0, PC7–PC0, PD4–PD1,<br>PD7, RESET                                                                                                                             | I <sub>IL</sub>                    | _                          |                      | ± 10                  | μΑ             |
| Input current<br>IRQ, TCAP, OSC1, PD5, PD0                                                                                                                                                                      | I <sub>In</sub>                    | _                          | _                    | ± 1                   | μA             |

1.  $V_{DD}$  = 3.3 V ± 10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted

2. Typical values at midpoint of voltage range, 25°C only.

3. I<sub>DD</sub> measured with port B pullup devices disabled.

4. Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 2.0 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. OSC2 capacitance linearly affects run I<sub>DD</sub>.

5. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC}$  = 2.0 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> – 0.2 V. All ports configured as inputs. SPI and SCI disabled. If SPI and SCI enabled, add 10% current draw. OSC2 capacitance linearly affects wait I<sub>DD</sub>.

6. Stop I<sub>DD</sub> measured with OSC1 = V<sub>DD</sub>. All ports configured as inputs. V<sub>IL</sub> = 0.2 V; V<sub>IH</sub> = V<sub>DD</sub> - 0.2 V.



## **Freescale Semiconductor, Inc.**



Notes:

1. At V\_{DD} = 5.0 V, devices are specified and tested for (V\_{DD} - V\_{OH})  $\leq 800 \text{ mV} @ \text{ I}_{OH} = -0.8 \text{ mA}.$ 

2. At  $V_{DD}$  = 3.3 V, devices are specified and tested for (V\_{DD} - V\_{OH})  $\leq$  300 mV @ I\_{OH} = –0.2 mA.





Figure 13-2. Typical Voltage Compared to Current

MC68HC705C8A — Rev. 3

**Technical Data** 

MOTOROLA

Electrical Specifications For More Information On This Product,

Go to: www.freescale.com



## **Electrical Specifications**



Figure 13-2. Typical Voltage Compared to Current (Continued)

Technical Data



Electrical Specifications 3.3-Volt DC Electrical Characteristics



Figure 13-3. Typical Current versus Internal Frequency for Run and Wait Modes

MC68HC705C8A — Rev. 3

**Technical Data** 

Electrical Specifications



## **Electrical Specifications**



(a) Maximum Current Drain versus Frequency @ 3.3 V  $\pm$  10 %



(b) Maximum Current Drain versus Frequency @ 5 V  $\pm$  10%

Figure 13-4. Total Current Drain versus Frequency


## 13.9 5.0-Volt Control Timing

| Characteristic <sup>(1)</sup>                                                                                                                     | Symbol                                                                      | Min               | Max        | Unit                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------|------------|--------------------------------------------|
| Frequency of operation<br>Crystal option<br>External clock option                                                                                 | fosc                                                                        | <br>dc            | 4.2<br>4.2 | MHz                                        |
| Internal operating frequency<br>Crystal (f <sub>OSC</sub> ÷ 2)<br>External clock (f <sub>OSC</sub> ÷ 2)                                           | f <sub>OP</sub>                                                             | <br>dc            | 2.1<br>2.1 | MHz                                        |
| Cycle time (see Figure 13-7)                                                                                                                      | t <sub>CYC</sub>                                                            | 480               | —          | ns                                         |
| Crystal oscillator startup time (see Figure 13-7)                                                                                                 | t <sub>OXOV</sub>                                                           | _                 | 100        | ms                                         |
| Stop recovery startup time (crystal oscillator)<br>(see Figure 13-6)                                                                              | t <sub>ILCH</sub>                                                           | _                 | 100        | ms                                         |
| RESET pulse width (see Figure 13-7)                                                                                                               | t <sub>RL</sub>                                                             | 8                 | —          | t <sub>CYC</sub>                           |
| Timer<br>Resolution <sup>(2)</sup><br>Input capture pulse width (see <b>Figure 13-5</b> )<br>Input capture pulse period (see <b>Figure 13-5</b> ) | t <sub>RESL</sub><br>t <sub>TH</sub> , t <sub>TL</sub><br>t <sub>TLTL</sub> | 4.0<br>125<br>(3) |            | <sup>t</sup> cyc<br>ns<br><sup>t</sup> cyc |
| Interrupt pulse width low (edge-triggered)<br>(see Figure 4-2. External Interrupt Timing)                                                         | t <sub>ILIH</sub>                                                           | 125               |            | ns                                         |
| Interrupt pulse period<br>(see Figure 4-2. External Interrupt Timing)                                                                             | t <sub>ILIL</sub>                                                           | (4)               | _          | t <sub>CYC</sub>                           |
| OSC1 pulse width                                                                                                                                  | t <sub>OH</sub> , t <sub>OL</sub>                                           | 90                | —          | ns                                         |

1. V<sub>DD</sub> = 5.0 Vdc  $\pm$  10%, V<sub>SS</sub> = 0 Vdc; T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>

2. Since a 2-bit prescaler in the timer must count four internal cycles (t<sub>CYC</sub>), this is the limiting minimum factor in determining the timer resolution.

3. The minimum period, t<sub>TLTL</sub>, should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 t<sub>CYC</sub>.

4. The minimum period, t<sub>ILIL</sub>, should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 t<sub>CYC</sub>.



**Electrical Specifications** 

## 13.10 3.3-Volt Control Timing

| Characteristic <sup>(1)</sup>                                                                                                                     | Symbol                                                                      | Min               | Мах        | Unit                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------|------------|--------------------------------------------|
| Frequency of operation<br>Crystal option<br>External clock option                                                                                 | f <sub>OSC</sub>                                                            | dc                | 2.0<br>2.0 | MHz                                        |
| Internal operating frequency<br>Crystal (f <sub>osc</sub> ÷ 2)<br>External clock (f <sub>osc</sub> ÷ 2)                                           | f <sub>OP</sub>                                                             | dc                | 1.0<br>1.0 | MHz                                        |
| Cycle time (see Figure 13-7)                                                                                                                      | t <sub>CYC</sub>                                                            | 1000              | —          | ns                                         |
| Crystal oscillator startup time (see Figure 13-7)                                                                                                 | t <sub>OXOV</sub>                                                           | _                 | 100        | ms                                         |
| Stop recovery startup time (crystal oscillator)<br>(see Figure 13-6)                                                                              | t <sub>ILCH</sub>                                                           | _                 | 100        | ms                                         |
| RESET pulse width, excluding power-up (see Figure 13-7)                                                                                           | t <sub>RL</sub>                                                             | 8                 |            | t <sub>CYC</sub>                           |
| Timer<br>Resolution <sup>(2)</sup><br>Input capture pulse width (see <b>Figure 13-5</b> )<br>Input capture pulse period (see <b>Figure 13-5</b> ) | t <sub>RESL</sub><br>t <sub>TH</sub> , t <sub>TL</sub><br>t <sub>TLTL</sub> | 4.0<br>250<br>(3) | <br>       | <sup>t</sup> cyc<br>ns<br>t <sub>cyc</sub> |
| Interrupt pulse width low (edge-triggered)<br>(see Figure 4-2. External Interrupt Timing)                                                         | t <sub>ILIH</sub>                                                           | 250               | —          | ns                                         |
| Interrupt pulse period<br>(see Figure 4-2. External Interrupt Timing)                                                                             | t <sub>ILIL</sub>                                                           | (4)               | —          | t <sub>CYC</sub>                           |
| OSC1 pulse width                                                                                                                                  | t <sub>OH</sub> , t <sub>OL</sub>                                           | 200               | —          | ns                                         |

1.  $V_{DD}$  = 3.3 Vdc ± 0.3 Vdc,  $V_{SS}$  = 0 Vdc;  $T_A$  =  $T_L$  to  $T_H$ 2. Since a 2-bit prescaler in the timer must count four internal cycles ( $t_{CYC}$ ), this is the limiting minimum factor in determining the timer resolution.

3. The minimum period, t<sub>TLTL</sub>, should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24 t<sub>CYC</sub>.

4. The minimum period, t<sub>ILIL</sub>, should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 t<sub>CYC</sub>.



Refer to timer resolution data in Figure 13-6 and Figure 13-7.

#### Figure 13-5. Timer Relationships

| Technical | Data |
|-----------|------|
| recinical | Dala |





1. Represents the internal gating of the OSC1 pin

2. IRQ pin edge-sensitive option

3. IRQ pin level and edge-sensitive option

4. RESET vector address shown for timing example

#### Figure 13-6. Stop Recovery Timing Diagram

MC68HC705C8A - Rev. 3



## **Electrical Specifications**



Technical Data

MC68HC705C8A — Rev. 3

#### Electrical Specifications For More Information On This Product, Go to: www.freescale.com



## 13.11 5.0-Volt Serial Peripheral Interface (SPI) Timing

| Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                               | Symbol                                         | Min        | Max        | Unit                      |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------------------------------|------------|------------|---------------------------|
|                       | Operating frequency<br>Master<br>Slave                                                      | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub>       | dc<br>dc   | 0.5<br>2.1 | f <sub>OP</sub><br>MHz    |
| 1                     | Cycle time<br>Master<br>Slave                                                               | t <sub>CYC(M)</sub><br>t <sub>CYC(S)</sub>     | 2.0<br>480 |            | t <sub>CYC</sub><br>ns    |
| 2                     | Enable lead time<br>Master<br>Slave                                                         | t <sub>Lead(M)</sub><br>t <sub>Lead(S)</sub>   | (3)<br>240 | _          | ns                        |
| 3                     | Enable lag time<br>Master<br>Slave                                                          | t <sub>Lag(M)</sub><br>t <sub>Lag(S)</sub>     | (2)<br>720 |            | ns                        |
| 4                     | Clock (SCK) high time<br>Master<br>Slave                                                    | <sup>t</sup> w(scкн)м<br><sup>t</sup> w(scкн)s | 340<br>190 |            | ns                        |
| 5                     | Clock (SCK) low time<br>Master<br>Slave                                                     | <sup>t</sup> w(SCKL)M<br><sup>t</sup> w(SCKL)S | 340<br>190 |            | ns                        |
| 6                     | Data setup time (inputs)<br>Master<br>Slave                                                 | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub>       | 100<br>100 |            | ns                        |
| 7                     | Data hold time (inputs)<br>Master<br>Slave                                                  | t <sub>H(M)</sub><br>t <sub>H(S)</sub>         | 100<br>100 |            | ns                        |
| 8                     | Access time <sup>(4)</sup><br>Slave                                                         | t <sub>A</sub>                                 | 0          | 120        | ns                        |
| 9                     | Disable time <sup>(5)</sup><br>Slave                                                        | t <sub>DIS</sub>                               | _          | 240        | ns                        |
| 10                    | Data valid time<br>Master (before capture edge)<br>Slave (after enable edge) <sup>(6)</sup> | t <sub>V(M)</sub><br>t <sub>V(S)</sub>         | 0.25<br>—  | <br>240    | t <sub>CYC(M)</sub><br>ns |

Continued



# **Electrical Specifications**

| Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                                         | Symbol                                   | Min       | Max        | Unit                      |
|-----------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|------------|---------------------------|
| 11                    | Data hold time (outputs)<br>Master (after capture edge)<br>Slave (after enable edge)                  | t <sub>HO(M)</sub><br>t <sub>HO(S)</sub> | 0.25<br>0 |            | t <sub>CYC(M)</sub><br>ns |
| 12                    | Rise time <sup>(7)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>R(M)</sub><br>t <sub>R(S)</sub>   | _         | 100<br>2.0 | ns<br>μs                  |
| 13                    | Fall time <sup>(8)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>F(M)</sub><br>t <sub>F(S)</sub>   |           | 100<br>2.0 | ns<br>μs                  |

1. Numbers refer to dimensions in Figure 13-8 and Figure 13-9.

2.  $V_{DD}$  = 5.0 Vdc ± 10% 3. Signal production depends on software.

4. Time to data active from high-impedance state

5. Hold time to high-impedance state

6. With 200 pF on all SPI pins

7. 20% of V<sub>DD</sub> to 70% of V<sub>DD</sub>; C<sub>L</sub> = 200 pF 8. 70% of V<sub>DD</sub> to 20% of V<sub>DD</sub>; C<sub>L</sub> = 200 pF

**Technical Data** 



## 13.12 3.3-Volt Serial Peripheral Interface (SPI) Timing

| Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                               | Symbol                                         | Min         | Max        | Unit                      |
|-----------------------|---------------------------------------------------------------------------------------------|------------------------------------------------|-------------|------------|---------------------------|
|                       | Operating frequency<br>Master<br>Slave                                                      | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub>       | dc          | 0.5<br>2.1 | f <sub>OP</sub><br>MHz    |
| 1                     | Cycle time<br>Master<br>Slave                                                               | t <sub>CYC(M)</sub><br>t <sub>CYC(S)</sub>     | 2.0<br>1    |            | t <sub>CYC</sub><br>ns    |
| 2                     | Enable lead time<br>Master<br>Slave                                                         | t <sub>Lead(M)</sub><br>t <sub>Lead(S)</sub>   | (3)<br>500  | _          | ns                        |
| 3                     | Enable lag time<br>Master<br>Slave                                                          | t <sub>Lag(M)</sub><br>t <sub>Lag(S)</sub>     | (2)<br>1500 |            | ns                        |
| 4                     | Clock (SCK) high time<br>Master<br>Slave                                                    | <sup>t</sup> w(scкн)м<br><sup>t</sup> w(scкн)s | 720<br>400  |            | ns                        |
| 5                     | Clock (SCK) low time<br>Master<br>Slave                                                     | <sup>t</sup> w(SCKL)M<br><sup>t</sup> w(SCKL)S | 720<br>400  |            | ns                        |
| 6                     | Data setup time (inputs)<br>Master<br>Slave                                                 | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub>       | 200<br>200  |            | ns                        |
| 7                     | Data hold time (inputs)<br>Master<br>Slave                                                  | t <sub>H(M)</sub><br>t <sub>H(S)</sub>         | 200<br>200  |            | ns                        |
| 8                     | Access time <sup>(4)</sup><br>Slave                                                         | t <sub>A</sub>                                 | 0           | 250        | ns                        |
| 9                     | Disable time <sup>(5)</sup><br>Slave                                                        | t <sub>DIS</sub>                               | _           | 500        | ns                        |
| 10                    | Data valid time<br>Master (before capture edge)<br>Slave (after enable edge) <sup>(6)</sup> | t <sub>V(M)</sub><br>t <sub>V(S)</sub>         | 0.25<br>—   | <br>500    | t <sub>CYC(M)</sub><br>ns |

Continued



# **Electrical Specifications**

| Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                                         | Symbol                                   | Min       | Мах        | Unit                      |
|-----------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|------------|---------------------------|
| 11                    | Data hold time (outputs)<br>Master (after capture edge)<br>Slave (after enable edge)                  | t <sub>HO(M)</sub><br>t <sub>HO(S)</sub> | 0.25<br>0 |            | t <sub>CYC(M)</sub><br>ns |
| 12                    | Rise time <sup>(7)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>R(M)</sub><br>t <sub>R(S)</sub>   |           | 200<br>2.0 | ns<br>μs                  |
| 13                    | Fall time <sup>(8)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>F(M)</sub><br>t <sub>F(S)</sub>   |           | 200<br>2.0 | ns<br>μs                  |

1. Numbers refer to dimensions in Figure 13-8 and Figure 13-9.

2.  $V_{DD}$  = 3.3 Vdc ± 10%

3. Signal production depends on software.

4. Time to data active from high-impedance state

5. Hold time to high-impedance state

6. With 200 pF on all SPI pins

7. 20% of V<sub>DD</sub> to 70% of V<sub>DD</sub>; C<sub>L</sub> = 200 pF 8. 70% of V<sub>DD</sub> to 20% of V<sub>DD</sub>; C<sub>L</sub> = 200 pF

**Technical Data** 



**Electrical Specifications** 3.3-Volt Serial Peripheral Interface (SPI) Timing



Note: This first clock edge is generated internally, but is not seen at the SCK pin.

#### a) SPI Master Timing (CPHA = 0)



Note: This last clock edge is generated internally, but is not seen at the SCK pin.

b) SPI Master Timing (CPHA = 1)

#### Figure 13-8. SPI Master Timing

MOTOROLA

**Electrical Specifications** 

For More Information On This Product. Go to: www.freescale.com



# **Electrical Specifications**



Note: Not defined, but normally MSB of character just received

#### a) SPI Slave Timing (CPHA = 0)



Note: Not defined, but normally LSB of character previously transmitted

b) SPI Slave Timing (CPHA = 1)



Technical Data



# Section 14. Mechanical Specifications

## 14.1 Contents

| 14.2 | Introduction                                    |
|------|-------------------------------------------------|
| 14.3 | 40-Pin Plastic Dual In-Line Package (PDIP)192   |
| 14.4 | 40-Pin Ceramic Dual In-Line Package (Cerdip)193 |
| 14.5 | 44-Lead Plastic-Leaded Chip Carrier (PLCC)194   |
| 14.6 | 44-Lead Ceramic-Leaded Chip Carrier (CLCC)      |
| 14.7 | 44-Pin Quad Flat Pack (QFP)196                  |
| 14.8 | 42-Pin Shrink Dual In-Line Package (SDIP)       |

## 14.2 Introduction

Package dimensions available at the time of this publication for the MC68HC705C8A are provided in this section. The packages are:

- 40-pin plastic dual in-line package (PDIP)
- 40-pin ceramic dual-in-line package (cerdip)
- 44-lead plastic-leaded chip carrier (PLCC)
- 44-lead ceramic-leaded chip carrier (CLCC)
- 44-pin quad flat pack (QFP)
- 42-pin shrink dual in-line package (SDIP)

MC68HC705C8A — Rev. 3



**Mechanical Specifications** 

# 14.3 40-Pin Plastic Dual In-Line Package (PDIP)



|     | MILLIMETERS INCHES |       |           | HES   |  |
|-----|--------------------|-------|-----------|-------|--|
| DIM | MIN                | MAX   | MIN       | MAX   |  |
| Α   | 51.69              | 52.45 | 2.035     | 2.065 |  |
| В   | 13.72              | 14.22 | 0.540     | 0.560 |  |
| С   | 3.94               | 5.08  | 0.155     | 0.200 |  |
| D   | 0.36               | 0.56  | 0.014     | 0.022 |  |
| F   | 1.02               | 1.52  | 0.040     | 0.060 |  |
| G   | 2.54               | BSC   | 0.10      | 0 BSC |  |
| Н   | 1.65               | 2.16  | 0.065     | 0.085 |  |
| J   | 0.20               | 0.38  | 0.008     | 0.015 |  |
| К   | 2.92               | 3.43  | 0.115     | 0.135 |  |
| L   | 15.24              | 4 BSC | 0.600 BSC |       |  |
| М   | 0°                 | 1°    | 0°        | 1°    |  |
| Ν   | 0.51               | 1.02  | 0.020     | 0.040 |  |

NOTES:

1. POSITION TOLERANCE OF LEADS (D), SHALL BEWITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITIONS, IN RELATION TO SEATING PLANE AND EACH OTHER.

2. DIMENSION L TO CENTER OF LEADS WHEN

FORMED PARALLEL.

3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.



**Technical Data** 



Mechanical Specifications 40-Pin Ceramic Dual In-Line Package (Cerdip)

# 14.4 40-Pin Ceramic Dual In-Line Package (Cerdip)





MC68HC705C8A — Rev. 3



**Mechanical Specifications** 

# 14.5 44-Lead Plastic-Leaded Chip Carrier (PLCC)





# 14.6 44-Lead Ceramic-Leaded Chip Carrier (CLCC)





MC68HC705C8A — Rev. 3

MOTOROLA

Mechanical Specifications

For More Information On This Product, Go to: www.freescale.com



**Mechanical Specifications** 

# 14.7 44-Pin Quad Flat Pack (QFP)



Figure 14-5. MC68HC705C8AFB Package Dimensions (Case #824A)



Mechanical Specifications 42-Pin Shrink Dual In-Line Package (SDIP)

## 14.8 42-Pin Shrink Dual In-Line Package (SDIP)





MC68HC705C8A — Rev. 3



**Mechanical Specifications** 

**Technical Data** 



# Section 15. Ordering Information

## **15.1 Contents**

| 15.2 |                   | .199 |
|------|-------------------|------|
| 15.3 | MCU Order Numbers | .199 |

### **15.2 Introduction**

This section contains ordering information for the available package types.

-40°C to +85°C

### 15.3 MCU Order Numbers

Table 15-1 lists the MC order numbers.

| Table 15-1. MC68HC705C8A Order Numbers     |                   |                                               |  |  |  |
|--------------------------------------------|-------------------|-----------------------------------------------|--|--|--|
| Package Type                               | Temperature Range | Order Number                                  |  |  |  |
| 40-pin plastic dual in-line package (PDIP) | –40°C to +85°C    | MC68HC705C8AC <sup>(1)</sup> P <sup>(2)</sup> |  |  |  |
| 44-lead plastic-leaded chip carrier (PLCC) | –40°C to +85°C    | MC68HC705C8ACFN <sup>(3)</sup>                |  |  |  |
| 44-lead ceramic-leaded chip carrier (CLCC) | –40°C to +85°C    | MC68HC705C8ACFS <sup>(4)</sup>                |  |  |  |
| 40-pin windowed ceramic DIP (Cerdip)       | –40°C to +85°C    | MC68HC705C8ACS <sup>(5)</sup>                 |  |  |  |
| 44-pin quad flat pack (QFP)                | –40°C to +85°C    | MC68HC705C8ACFB <sup>(6)</sup>                |  |  |  |
|                                            |                   |                                               |  |  |  |

1. C = Extended temperature range  $(-40^{\circ}C \text{ to } +85^{\circ}C)$ 

2. P = Plastic dual in-line package (PDIP)

3. FN = Plastic-leaded chip carrier (PLCC)

4. FS = Ceramic-leaded chip carrier (CLCC)

42-pin shrink dual in-line package (SDIP)

5. S = Windowed ceramic dual in-line package (Cerdip)

6. FB = Quad flat pack (QFP)

7. B = Shrink dual in-line package (SDIP)

MC68HC705C8A — Rev. 3

For More Information On This Product. Go to: www.freescale.com

**Technical Data** 

MC68HC705C8ACB<sup>(7)</sup>



**Ordering Information** 

Technical Data



# Appendix A. MC68HSC705C8A

## A.1 Contents

| A.2 | Introduction                                      |
|-----|---------------------------------------------------|
| A.3 | 5.0-Volt High-Speed DC Electrical Characteristics |
| A.4 | 3.3-Volt High-Speed DC Electrical Characteristics |
| A.5 | 5.0-Volt High-Speed Control Timing                |
| A.6 | 3.3-Volt High-Speed Control Timing                |
| A.7 | 5.0-Volt High-Speed SPI Timing                    |
| A.8 | 3.3-Volt High-Speed SPI Timing                    |
| A.9 | Ordering Information                              |

## A.2 Introduction

The MC68HSC705C8A is an enhanced, high-speed version of the MC68HC705C8A, featuring a 4-MHz bus speed.

The data in this document, *MC68HC705C8A Technical Data* Rev. 3, applies to the MC68HSC705C8A with the exceptions given in this appendix.

The computer operating properly (COP) mode bits (CM1 and CM0 in the COP control register) select the timeout period of the programmable COP watchdog, as shown in **Table A-1**. See **Figure 5-3**. **Programmable COP Control Register (COPCR)**.

MOTOROLA

|         | СОР                                | Programmable COP Timeout Period                         |                                                         |                                                               |                                                         |  |  |
|---------|------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------|--|--|
| CM1:CM0 | Timeout<br>Rate                    | f <sub>OSC</sub> = 8.0 MHz<br>f <sub>OP</sub> = 4.0 MHz | f <sub>OSC</sub> = 4.0 MHz<br>f <sub>OP</sub> = 2.0 MHz | f <sub>OSC</sub> = 3.5795 MHz<br>f <sub>OP</sub> = 1.7897 MHz | f <sub>OSC</sub> = 2.0 MHz<br>f <sub>OP</sub> = 1.0 MHz |  |  |
| 00      | $f_{OP} \div 2^{15}$               | 8.192 ms                                                | 16.38 ms                                                | 18.31 ms                                                      | 32.77 ms                                                |  |  |
| 01      | f <sub>OP</sub> ÷ 2 <sup>17</sup>  | 32.77 ms                                                | 65.54 ms                                                | 73.24 ms                                                      | 131.07 ms                                               |  |  |
| 10      | f <sub>OP</sub> ÷ 2 <sup>19</sup>  | 131.07 ms                                               | 262.14 ms                                               | 292.95 ms                                                     | 524.29 ms                                               |  |  |
| 11      | f <sub>OP</sub> ÷ ÷2 <sup>21</sup> | 524.29 ms                                               | 1.048 s                                                 | 1.172 s                                                       | 2.097 s                                                 |  |  |

#### Table A-1. Programmable COP Timeout Period Selection

## A.3 5.0-Volt High-Speed DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                                            | Symbol          | Min                   | Тур <sup>(2)</sup>       | Мах                   | Unit                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|--------------------------|-----------------------|----------------------|
| Output high voltage<br>$I_{Load} = -0.8 \text{ mA}$<br>PA7-PA0, PB7-PB0, PC6-PC0, TCMP<br>$I_{Load} = -1.6 \text{ mA}$<br>PD4-PD1<br>$I_{Load} = -5.0 \text{ mA}$<br>PC7 | V <sub>ОН</sub> | V <sub>DD</sub> – 0.8 |                          | _                     | V                    |
| Output low voltage<br>I <sub>Load</sub> = 1.6 mA<br>PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1<br>I <sub>Load</sub> = 20 mA<br>PC7                                               | V <sub>OL</sub> | _                     | _                        | 0.4                   | V                    |
| Supply current <sup>(3)</sup><br>Run <sup>(4)</sup><br>Wait <sup>(5)</sup><br>Stop <sup>(6)</sup><br>25°C<br>–40°C to +85°C                                              | I <sub>DD</sub> |                       | 5.92<br>2.27<br>5<br>2.0 | 14<br>7.0<br>50<br>50 | mA<br>mA<br>μA<br>μA |

1.  $V_{DD}$  = 5 V ± 10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted

2. Typical values reflect average measurements at midpoint of voltage range at 25°C.

3. I<sub>DD</sub> measured with port B pullup devices disabled.

 Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 8.0 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. OSC2 capacitance linearly affects run I<sub>DD</sub>.

- 5. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC} = 8.0 \text{ MHz}$ ). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> 0.2 V. All ports configured as inputs. SPI and SCI disabled. If SPI and SCI enabled, add 10% current draw. OSC2 capacitance linearly affects wait I<sub>DD</sub>.
- 6. Stop I<sub>DD</sub> measured with OSC1 = V<sub>DD</sub>. All ports configured as inputs.  $V_{IL}$  = 0.2 V,  $V_{IH}$  =  $V_{DD}$  0.2 V.

```
Technical Data
```



**Technical Data** 

## A.4 3.3-Volt High-Speed DC Electrical Characteristics

| Characteristic <sup>(1)</sup>                                                                                                                                            | Symbol          | Min                   | Тур <sup>(2)</sup>   | Мах              | Unit           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|----------------------|------------------|----------------|
| Output high voltage<br>$I_{Load} = -0.2 \text{ mA}$<br>PA7-PA0, PB7-PB0, PC6-PC0, TCMP<br>$I_{Load} = -0.4 \text{ mA}$<br>PD4-PD1<br>$I_{Load} = -1.5 \text{ mA}$<br>PC7 | V <sub>OH</sub> | V <sub>DD</sub> – 0.3 |                      |                  | V              |
| Output low voltage<br>I <sub>Load</sub> = 0.4 mA<br>PA7–PA0, PB7–PB0, PC6–PC0, PD4–PD1<br>I <sub>Load</sub> = 6.0 mA<br>PC7                                              | V <sub>OL</sub> |                       |                      | 0.3<br>0.3       | V              |
| Supply current <sup>(3)</sup><br>Run <sup>(4)</sup><br>Wait <sup>(5)</sup><br>Stop <sup>(6)</sup>                                                                        | I <sub>DD</sub> |                       | 1.91<br>0.915<br>2.0 | 6.0<br>2.0<br>20 | mA<br>mA<br>μA |

1.  $V_{DD}$  = 3.3 V ± 10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted

2. Typical values reflect average measurements at midpoint of voltage range at 25°C.

3. I<sub>DD</sub> measured with port B pullup devices disabled.

4. Run (operating)  $I_{DD}$  measured using external square wave clock source ( $f_{OSC}$  = 4.2 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs.  $C_L$  = 20 pF on OSC2. OSC2 capacitance linearly affects run  $I_{DD}$ .

5. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC}$  = 4.2 MHz). All inputs 0.2 V from rail. No dc loads. Less than 50 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. V<sub>IL</sub> = 0.2 V, V<sub>IH</sub> = V<sub>DD</sub> - 0.2 V. All ports configured as inputs. SPI and SCI disabled. If SPI and SCI enabled, add 10% current draw. OSC2 capacitance linearly affects wait I<sub>DD</sub>.

6. Stop I<sub>DD</sub> measured with OSC1 = V<sub>DD</sub>. All ports configured as inputs.  $V_{IL}$  = 0.2 V;  $V_{IH}$  =  $V_{DD}$  – 0.2 V.

MC68HSC705C8A



## A.5 5.0-Volt High-Speed Control Timing

| Characteristic <sup>(1)</sup>                                                               | Symbol                            | Min    | Max        | Unit |
|---------------------------------------------------------------------------------------------|-----------------------------------|--------|------------|------|
| Oscillator frequency<br>Crystal oscillator<br>External clock                                | f <sub>OSC</sub>                  | <br>dc | 8.0<br>8.0 | MHz  |
| Internal operating frequency (f <sub>OSC</sub> ÷ 2)<br>Crystal oscillator<br>External clock | f <sub>OP</sub>                   | dc     | 4.0<br>4.0 | MHz  |
| Cycle time                                                                                  | t <sub>CYC</sub>                  | 250    | —          | ns   |
| Input capture pulse width                                                                   | t <sub>TH</sub> , t <sub>TL</sub> | 65     | —          | ns   |
| Interrupt pulse width low (edge-triggered)                                                  | t <sub>ILIH</sub>                 | 65     | —          | ns   |
| OSC1 pulse width                                                                            | t <sub>OH</sub> , t <sub>OL</sub> | 45     | —          | ns   |

1.  $V_{DD}$  = 5 V  $\pm$  10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H,$  unless otherwise noted

# A.6 3.3-Volt High-Speed Control Timing

| Characteristic <sup>(1)</sup>                                                               | Symbol                            | Min    | Max        | Unit |
|---------------------------------------------------------------------------------------------|-----------------------------------|--------|------------|------|
| Oscillator frequency<br>Crystal oscillator<br>External clock                                | f <sub>osc</sub>                  | <br>dc | 4.0<br>4.0 | MHz  |
| Internal operating frequency (f <sub>OSC</sub> ÷ 2)<br>Crystal oscillator<br>External clock | f <sub>OP</sub>                   | <br>dc | 2.0<br>2.0 | MHz  |
| Cycle time                                                                                  | t <sub>CYC</sub>                  | 476    |            | ns   |
| Input capture pulse width                                                                   | t <sub>TH</sub> , t <sub>TL</sub> | 125    | _          | ns   |
| Interrupt pulse width low (edge-triggered)                                                  | t <sub>ILIH</sub>                 | 125    |            | ns   |
| OSC1 pulse width                                                                            | t <sub>OH</sub> , t <sub>OL</sub> | 90     |            | ns   |

1.  $V_{DD}$  = 3.3 V  $\pm$  10%;  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H,$  unless otherwise noted



## A.7 5.0-Volt High-Speed SPI Timing

| Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                               | Symbol                                         | Min                        | Max        | Unit                      |
|----------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------|------------|---------------------------|
|                                  | Operating frequency<br>Master<br>Slave                                                      | fop(s)<br>fop(s)                               | dc<br>dc                   | 0.5<br>4.0 | f <sub>OP</sub><br>MHz    |
| 1                                | Cycle time<br>Master<br>Slave                                                               | t <sub>CYC(M)</sub><br>t <sub>CYC(S)</sub>     | 2.0<br>250                 |            | t <sub>CYC</sub><br>ns    |
| 2                                | Enable lead time<br>Master<br>Slave                                                         | t <sub>Lead(M)</sub><br>t <sub>Lead(S)</sub>   | Note <sup>(3)</sup><br>125 |            | ns                        |
| 3                                | Enable lag time<br>Master<br>Slave                                                          | t <sub>Lag(M)</sub><br>t <sub>Lag(S)</sub>     | Note <sup>(2)</sup><br>375 |            | ns                        |
| 4                                | Clock (SCK) high time<br>Master<br>Slave                                                    | <sup>t</sup> w(scкн)м<br><sup>t</sup> w(scкн)s | 170<br>95                  |            | ns                        |
| 5                                | Clock (SCK) low time<br>Master<br>Slave                                                     | t <sub>W(SCKL)M</sub><br>t <sub>W(SCKL)S</sub> | 170<br>95                  |            | ns                        |
| 6                                | Data setup time (inputs)<br>Master<br>Slave                                                 | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub>       | 50<br>50                   |            | ns                        |
| 7                                | Data hold time (inputs)<br>Master<br>Slave                                                  | t <sub>H(M)</sub><br>t <sub>H(S)</sub>         | 50<br>50                   |            | ns                        |
| 8                                | Access time <sup>(4)</sup><br>Slave                                                         | t <sub>A</sub>                                 | 0                          | 60         | ns                        |
| 9                                | Disable time <sup>(5)</sup><br>Slave                                                        | t <sub>DIS</sub>                               | _                          | 120        | ns                        |
| 10                               | Data valid time<br>Master (before capture edge)<br>Slave (after enable edge) <sup>(6)</sup> | t <sub>∨(M)</sub><br>t <sub>∨(S)</sub>         | 0.25                       | <br>120    | t <sub>CYC(M)</sub><br>ns |

Continued

**Technical Data** 

| Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                                         | Symbol                                   | Min       | Мах       | Unit                      |
|----------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|-----------|---------------------------|
| 11                               | Data hold time (outputs)<br>Master (after capture edge)<br>Slave (after enable edge)                  | <sup>t</sup> HO(M)<br><sup>t</sup> HO(S) | 0.25<br>0 |           | t <sub>CYC(M)</sub><br>ns |
| 12                               | Rise time <sup>(7)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>RM</sub><br>t <sub>RS</sub>       |           | 50<br>2.0 | ns<br>μs                  |
| 13                               | Fall time <sup>(8)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>FM</sub><br>t <sub>FS</sub>       |           | 50<br>2.0 | ns<br>μs                  |

1. Diagram numbers refer to dimensions in Figure 13-8. SPI Master Timing and Figure 13-9. SPI Slave Timing.

2. V<sub>DD</sub> = 5 V  $\pm$  10%; V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted

3. Signal production depends on software.

4. Time to data active from high-impedance state

5. Hold time to high-impedance state

6. With 200 pF on all SPI pins.

7. 20% of  $V_{DD}$  to 70% of  $V_{DD}$ ;  $C_L$  = 200 pF 8. 70% of  $V_{DD}$  to 20% of  $V_{DD}$ ;  $C_L$  = 200 pF

**Technical Data** 

MC68HC705C8A — Rev. 3

MC68HSC705C8A

#### For More Information On This Product, Go to: www.freescale.com



Semiconductor, Inc.

Freescale

## A.8 3.3-Volt High-Speed SPI Timing

| Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                               | Symbol                                         | Min                        | Max        | Unit                      |
|----------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------|------------|---------------------------|
|                                  | Operating frequency<br>Master<br>Slave                                                      | f <sub>OP(S)</sub><br>f <sub>OP(S)</sub>       | dc<br>dc                   | 0.5<br>2.1 | f <sub>OP</sub><br>MHz    |
| 1                                | Cycle time<br>Master<br>Slave                                                               | t <sub>CYC(M)</sub><br>t <sub>CYC(S)</sub>     | 2.0<br>480                 |            | t <sub>CYC</sub><br>ns    |
| 2                                | Enable lead time<br>Master<br>Slave                                                         | <sup>t</sup> Lead(M)<br><sup>t</sup> Lead(S)   | Note <sup>(3)</sup><br>240 | _          | ns                        |
| 3                                | Enable lag time<br>Master<br>Slave                                                          | t <sub>Lag(M)</sub><br>t <sub>Lag(S)</sub>     | Note <sup>(2)</sup><br>720 | _          | ns                        |
| 4                                | Clock (SCK) high time<br>Master<br>Slave                                                    | <sup>t</sup> w(scкн)м<br><sup>t</sup> w(scкн)s | 340<br>190                 | _          | ns                        |
| 5                                | Clock (SCK) low time<br>Master<br>Slave                                                     | t <sub>W(SCKL)M</sub><br>t <sub>W(SCKL)S</sub> | 340<br>190                 |            | ns                        |
| 6                                | Data setup time (inputs)<br>Master<br>Slave                                                 | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub>       | 100<br>100                 |            | ns                        |
| 7                                | Data hold time (inputs)<br>Master<br>Slave                                                  | t <sub>H(M)</sub><br>t <sub>H(S)</sub>         | 100<br>100                 | _          | ns                        |
| 8                                | Access time <sup>(4)</sup><br>Slave                                                         | t <sub>A</sub>                                 | 0                          | 120        | ns                        |
| 9                                | Disable time <sup>(5)</sup><br>Slave                                                        | t <sub>DIS</sub>                               |                            | 240        | ns                        |
| 10                               | Data valid time<br>Master (before capture edge)<br>Slave (after enable edge) <sup>(6)</sup> | t <sub>V(M)</sub><br>t <sub>V(S)</sub>         | 0.25                       | <br>240    | t <sub>CYC(M)</sub><br>ns |

Continued

**Technical Data** 

## MC68HSC705C8A

| Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup>                                                                         | Symbol                                   | Min       | Мах        | Unit                      |
|----------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|------------|---------------------------|
| 11                               | Data hold time (outputs)<br>Master (after capture edge)<br>Slave (after enable edge)                  | <sup>t</sup> HO(M)<br>t <sub>HO(S)</sub> | 0.25<br>0 |            | t <sub>CYC(M)</sub><br>ns |
| 12                               | Rise time <sup>(7)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>RM</sub><br>t <sub>RS</sub>       |           | 100<br>2.0 | ns<br>μs                  |
| 13                               | Fall time <sup>(8)</sup><br>SPI outputs (SCK, MOSI, MISO <u>)</u><br>SPI inputs (SCK, MOSI, MISO, SS) | t <sub>FM</sub><br>t <sub>FS</sub>       | _         | 100<br>2.0 | ns<br>μs                  |

1. Diagram numbers refer to dimensions in Figure 13-8. SPI Master Timing and Figure 13-9. SPI Slave Timing.

2.  $V_{DD} = 3.3 \text{ V} \pm 10\%$ ;  $V_{SS} = 0 \text{ Vdc}$ ,  $T_A = T_L$  to  $T_H$ , unless otherwise noted

3. Signal production depends on software.

4. Time to data active from high-impedance state

5. Hold time to high-impedance state

6. With 200 pF on all SPI pins

7. 20% of  $V_{DD}$  to 70% of  $V_{DD}$ ;  $C_L$  = 200 pF 8. 70% of  $V_{DD}$  to 20% of  $V_{DD}$ ;  $C_L$  = 200 pF

MC68HC705C8A — Rev. 3

MC68HSC705C8A

#### For More Information On This Product, Go to: www.freescale.com



## A.9 Ordering Information

Table A-2 provides ordering information for the MC68HSC705C8A.

#### Table A-2. MC68HSC705C8A Order Numbers

| Package Type                               | Temperature Range | Order Number                                   |
|--------------------------------------------|-------------------|------------------------------------------------|
| 40-pin plastic dual in-line package (PDIP) | –40°C to +85°C    | MC68HSC705C8AC <sup>(1)</sup> P <sup>(2)</sup> |
| 44-lead plastic-leaded chip carrier (PLCC) | –40°C to +85°C    | MC68HSC705C8ACFN <sup>(3)</sup>                |
| 44-lead ceramic-leaded chip carrier (CLCC) | –40°C to +85°C    | MC68HSC705C8ACFS <sup>(4)</sup>                |
| 40-pin ceramic DIP (cerdip)                | –40°C to +85°C    | MC68HSC705C8ACS <sup>(5)</sup>                 |
| 44-pin quad flat pack (QFP)                | –40°C to +85°C    | MC68HSC705C8ACFB <sup>(6)</sup>                |
| 42-pin shrink dual in-line package (SDIP)  | –40°C to +85°C    | MC68HSC705C8ACB <sup>(7)</sup>                 |

1. C = Extended temperature range ( $-40^{\circ}$ C to +85°C)

2. P = Plastic dual in-line package (PDIP)

3. FN = Plastic-leaded chip carrier (PLCC)

4. FS = Ceramic-leaded chip carrier (CLCC)

5. S = Windowed ceramic dual in-line package (cerdip)

6. FB = Quad flat pack (QFP)

7. B = Shrink dual in-line package (SDIP)

MC68HSC705C8A



MC68HSC705C8A

**Technical Data** 

MC68HC705C8A — Rev. 3

MC68HSC705C8A



## Technical Data — MC68HC705C8A

# Index

## Α

| accumulator (A)             | 45, 154, 155, 1 | 58 |
|-----------------------------|-----------------|----|
| addressing modes            | 1               | 54 |
| arithmetic/logic unit (ALU) | 4               | 48 |

## В

| block diagram  | 24 |
|----------------|----|
| bootloader ROM | 37 |

## С

| C bit                                                       | 60       |
|-------------------------------------------------------------|----------|
| condition code register (CCR) 47, 1                         | 60       |
| COP watchdog (non-programmable)<br>diagram                  | 67       |
| flowchart.                                                  | 73       |
| in stop mode.                                               | 73       |
|                                                             | 66       |
| timeout period formula                                      | 66<br>73 |
| COP watchdog (programmable)<br>COP control register (COPCR) | 64       |
|                                                             |          |
| diagram                                                     | 63       |
| flowchart                                                   | 71       |
|                                                             | 71       |
|                                                             | 63       |
| timeout period selection                                    | 66       |

MC68HC705C8A — Rev. 3



#### CPU

| instruction se               | et summary |                 | 4      |
|------------------------------|------------|-----------------|--------|
| instruction ty               | pes        | 157             | 7      |
| opcode map                   |            | 170             | С      |
| programming                  | g model    | 44              | 4      |
| registers                    |            | 44              | 4      |
|                              |            |                 |        |
| CPU registers .              |            | 5, 158, 163     | 3      |
| •                            | (A)        |                 |        |
| accumulator                  |            | 1, 155, 158     | 8      |
| accumulator<br>condition coc | (A) 154    | 4, 155, 158<br> | 8<br>0 |

### D

| data-retention mode |  | ΄5 |
|---------------------|--|----|
|---------------------|--|----|

#### Ε

| electrical specifications (high-speed part)<br>control timing                                                                                                                                                                                                        | 171<br>181<br>176 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| control timing20DC electrical characteristics20ordering information20SPI timing20EPROM/OTPROM (PROM)37, 10control registers11EPROM erasing11mask option register 1 (MOR1)11mask option register 2 (MOR2)11option register (option)11programming steps11programming10 | 174               |
| ordering information20SPI timing20EPROM/OTPROM (PROM)37, 10control registers11EPROM erasing11mask option register 1 (MOR1)11mask option register 2 (MOR2)11option register (option)11preprogramming steps11program register (PROG)10programming10                    |                   |
| SPI timing.20EPROM/OTPROM (PROM)37, 10control registers11EPROM erasing11mask option register 1 (MOR1)11mask option register 2 (MOR2)11option register (option)11preprogramming steps11program register (PROG)10programming10                                         |                   |
| control registers11EPROM erasing11mask option register 1 (MOR1)11mask option register 2 (MOR2)11option register (option)11preprogramming steps11program register (PROG)10programming10                                                                               |                   |
| mask option register 2 (MOR2)11option register (option)11preprogramming steps11program register (PROG)10programming10                                                                                                                                                |                   |
| option register (option)11preprogramming steps11program register (PROG)10programming10                                                                                                                                                                               | 117               |
| preprogramming steps                                                                                                                                                                                                                                                 | 118               |
| program register (PROG). 10<br>programming                                                                                                                                                                                                                           | 116               |
| programming 10                                                                                                                                                                                                                                                       | 110               |
| 1 5 5                                                                                                                                                                                                                                                                | 109               |
| MC68HC05PGMR programmer board 10                                                                                                                                                                                                                                     | 104               |
|                                                                                                                                                                                                                                                                      | 104               |
| programming circuit 10                                                                                                                                                                                                                                               | 106               |

**Technical Data** 



| programming flowchart                                                                                                                                                                                                                                                                                 |                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| F features                                                                                                                                                                                                                                                                                            | 2               |
| H high-speed part (MC68HSC705C8A) 20                                                                                                                                                                                                                                                                  | 1               |
| I                                                                                                                                                                                                                                                                                                     |                 |
| I/O36, 7data direction register A (DDRA)7data direction register B (DDRB)8data direction register C (DDRC)8port A7port A data register (PORTA)7port A l/O logic8port B8port B data register (PORTB)8port B l/O logic8port C8port C8port C8port C8port C8port C l/O logic8port C pin functions8port D8 | 926880011345577 |
| I/O bits<br>C bit                                                                                                                                                                                                                                                                                     | 0               |
| I/O register summary                                                                                                                                                                                                                                                                                  | 9               |
| index register (X) 45, 154, 155, 156, 156                                                                                                                                                                                                                                                             | 8               |
| instruction set15addressing modes15instruction set summary16instruction types15opcode map17                                                                                                                                                                                                           | 4<br>4<br>7     |

MC68HC705C8A — Rev. 3



| interrupt processing        | 59<br>57 |
|-----------------------------|----------|
| interrupts                  |          |
| external interrupt (IRQ) 5  | 51       |
| internal function diagram 5 | 52       |
| timing diagram 5            | 52       |
| interrupt sources 5         | 50       |
| masking                     | 50       |
| port B interrupts 5         | 53       |
| enabling 5                  | 53       |
| port B I/O logic 5          | 54       |
| SCI interrupts              | 55       |
| software interrupt 5        | 50       |
| sources                     | 9        |
| SPI interrupts              | 56       |
| timer interrupts 5          | 55       |
| IRQ pin                     | 32       |

## J

| junction temperature | 174 |
|----------------------|-----|
|----------------------|-----|

#### L

| ow-power modes                              |    |
|---------------------------------------------|----|
| stop mode                                   |    |
| non-programmable COP in stop mode flowchart | 74 |
| non-programmable COP watchdog in stop mode  | 73 |
| programmable COP in stop mode flowchart     | 72 |
| programmable COP watchdog in stop mode      | 71 |
| SCI during stop mode                        | 71 |
| SPI during stop mode                        | 71 |
| stop/wait mode function flowchart.          | 70 |
| wait mode                                   | 73 |
| non-programmable COP watchdog in wait mode  | 75 |
| programmable COP watchdog in wait mode      | 75 |
|                                             |    |

**Technical Data** 



| mask option registers 23, 117, 118                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MC68HSC705C8A (high-speed part)201control timing204DC electrical characteristics202ordering information209programmable COP timeout period selection202SPI timing205                                   |
| mechanical specifications                                                                                                                                                                             |
| memory       37         bootloader ROM.       37         I/O       36         I/O register summary       39         memory map       35, 38         PROM (EPROM/OTPROM)       37         RAM       36 |
| memory map 35, 38                                                                                                                                                                                     |

# 0

| on-chip memory                  | 5 |
|---------------------------------|---|
| opcode map                      | 0 |
| option register 23              | 3 |
| ordering information            |   |
| OSC1 pin                        | 0 |
| OSC2 pin                        | 0 |
| oscillator<br>ceramic resonator |   |
| crystal resonator               |   |



#### Ρ

| pin assignments                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------|
| port A.33, 78data direction register A (DDRA)79port A data register (PORT A)78port A I/O logic80port A pin functions80 |
| port B                                                                                                                 |
| data direction register B (DDRB)                                                                                       |
| port B data register (PORTB)                                                                                           |
| port B I/O logic                                                                                                       |
| port B pin functions                                                                                                   |
| port C                                                                                                                 |
| data direction register C (DDRC)                                                                                       |
| port C data register         85           port C I/O logic         87                                                  |
| port C pin functions                                                                                                   |
|                                                                                                                        |
| port D                                                                                                                 |
| power dissipation                                                                                                      |
| program counter (PC) 46, 157, 160                                                                                      |
| programmable options                                                                                                   |
| programming model                                                                                                      |
| PROM (EPROM/OTPROM) 37                                                                                                 |

### R

| RAM                                                            | 36   |
|----------------------------------------------------------------|------|
| registers<br>I/O register summary                              | 39   |
| reset and interrupt processing flowchart                       | 59   |
| RESET pin                                                      | 32   |
| resets.<br>clock monitor reset. 65,<br>with STOP instructions. | , 67 |

**Technical Data** 



| COP watchdog resets                                    | 32 |
|--------------------------------------------------------|----|
| non-programmable6                                      | 66 |
| non-programmable COP watchdog diagram                  | 37 |
| programmable6                                          | 33 |
| programmable COP watchdog diagram                      | 33 |
| enabling both programmable and non-programmable COPs 6 | 35 |
| external reset                                         | 32 |
| power-on reset (POR) 6                                 | 32 |
| reset sources                                          | 31 |
| ROM (bootloader) 3                                     | 37 |

## S

|                                                          | 21<br> 36 |
|----------------------------------------------------------|-----------|
|                                                          | 36        |
|                                                          | 37        |
|                                                          | 38        |
|                                                          |           |
| during stop mode                                         |           |
|                                                          | 22        |
|                                                          | 30        |
| SCI control register 2 (SCCR2) 1                         | 31        |
| SCI data format 1                                        | 23        |
| SCI data register (SCDR) 1                               | 29        |
| SCI I/O registers 1                                      | 29        |
| SCI interrupts                                           | 55        |
| SCI operation                                            | 23        |
| •                                                        | 27        |
|                                                          | 33        |
|                                                          | 24        |
| acrial parinharal interface (SDI                         | 39        |
| serial peripheral interface (SPI 1<br>during stop mode 1 |           |
|                                                          | 40        |
|                                                          |           |
|                                                          | 43        |
|                                                          | 45        |
| ······································                   | 43        |
| F                                                        | 44        |
| serial clock polarity and phase 1                        | 46        |

MC68HC705C8A — Rev. 3



| SPI block diagram                 | 141 |
|-----------------------------------|-----|
| SPI clock/data timing             | 146 |
| SPI control register (SPCR)       | 149 |
|                                   | 149 |
|                                   | 147 |
| SPI I/O register summary          | 142 |
| SPI I/O registers.                | 148 |
| SPI interrupts                    | 148 |
| SPI operation                     | 142 |
|                                   | 151 |
| stack pointer (SP)                | 46  |
| stop mode                         |     |
| non-programmable COP              | 73  |
| non-programmable COP flowchart    | 74  |
| programmable COP                  | 71  |
| programmable COP flowchart        | 72  |
| SCI during stop mode              | 71  |
| SPI during stop mode              | 71  |
| stop mode                         | 69  |
| stop/wait mode function flowchart | 70  |

## т

| TCAP pin                                    |
|---------------------------------------------|
| TCMP pin                                    |
| thermal resistance 174                      |
| timer                                       |
| alternate timer registers (ATRH and ATRL)   |
| I/O registers                               |
| input capture registers (ICRH and ICRL) 100 |
| output compare registers 101                |
| timer block diagram 90                      |
| timer control register (TCR) 94             |
| timer I/O register summary 91               |
| timer interrupts                            |
| timer operation                             |
| timer registers (TRH and TRL) 97            |
| timer status register (TSR)                 |
|                                             |

**Technical Data** 

MC68HC705C8A — Rev. 3

Semiconductor, Inc.



#### V

| V <sub>DD</sub> pin | <br>• | • • |  |  |  |  |  | • | <br>• |  |  |       |  |   |  |  |  | 29 |
|---------------------|-------|-----|--|--|--|--|--|---|-------|--|--|-------|--|---|--|--|--|----|
| V <sub>SS</sub> pin | <br>• | • • |  |  |  |  |  | • | <br>• |  |  |       |  |   |  |  |  | 29 |
| V <sub>PP</sub> pin | <br>• | • • |  |  |  |  |  | • | <br>• |  |  | <br>• |  | • |  |  |  | 29 |

#### W

#### wait mode

| non-programmable COP watchdog in wait mode | 75 |
|--------------------------------------------|----|
| programmable COP watchdog in wait mode     | 75 |
| stop/wait mode function flowchart          | 70 |



Technical Data





Home Page: www.freescale.com email: support@freescale.com USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



MC68HC705C8A/D